The University of Southampton
University of Southampton Institutional Repository

Synchronization Overhead in SOC Compressed Test

Synchronization Overhead in SOC Compressed Test
Synchronization Overhead in SOC Compressed Test
Test data compression is an enabling technology for low-cost test. Compression schemes however, require communication between the system under test and the automated test equipment. This communication, referred to in this paper as synchronization overhead, may hinder the effective deployment of this new test technology for core-based systems-on-a-chip. This paper analyzes the sources of synchronization overhead and discusses the different trade-offs, such as area overhead, test time and automatic test equipment extensions. A novel scalable and programmable on-chip distribution architecture is proposed, which addresses the synchronization overhead problem and facilitates the use of low cost testers for manufacturing test. The design of the proposed architecture is introduced in a generic framework, and the implementation issues (including the test controller and test set preparation) have been considered for a particular case.
SoC test, test data compression
140-152
Gonciari, Paul Theo
a7b9003b-b7d9-4ae6-8164-d878a0b59e43
Al-Hashimi, Bashir
0b29c671-a6d2-459c-af68-c4614dce3b5d
Nicolici, Nicola
61efa5a6-7da8-4c33-8e68-2679a9bb0871
Gonciari, Paul Theo
a7b9003b-b7d9-4ae6-8164-d878a0b59e43
Al-Hashimi, Bashir
0b29c671-a6d2-459c-af68-c4614dce3b5d
Nicolici, Nicola
61efa5a6-7da8-4c33-8e68-2679a9bb0871

Gonciari, Paul Theo, Al-Hashimi, Bashir and Nicolici, Nicola (2005) Synchronization Overhead in SOC Compressed Test. IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 13 (1), 140-152.

Record type: Article

Abstract

Test data compression is an enabling technology for low-cost test. Compression schemes however, require communication between the system under test and the automated test equipment. This communication, referred to in this paper as synchronization overhead, may hinder the effective deployment of this new test technology for core-based systems-on-a-chip. This paper analyzes the sources of synchronization overhead and discusses the different trade-offs, such as area overhead, test time and automatic test equipment extensions. A novel scalable and programmable on-chip distribution architecture is proposed, which addresses the synchronization overhead problem and facilitates the use of low cost testers for manufacturing test. The design of the proposed architecture is introduced in a generic framework, and the implementation issues (including the test controller and test set preparation) have been considered for a particular case.

Text
pgonciari-tvlsi04.pdf - Other
Download (426kB)

More information

Published date: January 2005
Keywords: SoC test, test data compression
Organisations: Electronic & Software Systems

Identifiers

Local EPrints ID: 259335
URI: http://eprints.soton.ac.uk/id/eprint/259335
PURE UUID: c69213b0-ef27-4478-be33-a2fc55dca5e2

Catalogue record

Date deposited: 10 May 2004
Last modified: 14 Mar 2024 06:22

Export record

Contributors

Author: Paul Theo Gonciari
Author: Bashir Al-Hashimi
Author: Nicola Nicolici

Download statistics

Downloads from ePrints over the past year. Other digital versions may also be available to download e.g. from the publisher's website.

View more statistics

Atom RSS 1.0 RSS 2.0

Contact ePrints Soton: eprints@soton.ac.uk

ePrints Soton supports OAI 2.0 with a base URL of http://eprints.soton.ac.uk/cgi/oai2

This repository has been built using EPrints software, developed at the University of Southampton, but available to everyone to use.

We use cookies to ensure that we give you the best experience on our website. If you continue without changing your settings, we will assume that you are happy to receive cookies on the University of Southampton website.

×