# A Clamping-Circuit-Based Voltage Measurement System for High-Frequency Flying Capacitor Multilevel Inverters

Georgios Kampitsis<sup>(D)</sup>, *Member, IEEE*, Efstratios I. Batzelis<sup>(D)</sup>, *Senior Member, IEEE*, Paul D. Mitcheson<sup>(D)</sup>, *Senior Member, IEEE*, and Bikash C. Pal<sup>(D)</sup>, *Fellow, IEEE* 

Abstract—In an era where high-frequency flying capacitor (FC) multilevel inverters (MLIs) are increasingly gaining attention in energy conversion systems that push the boundaries of power density, the need for a compact, fast, and accurate FC voltage monitoring system is also increasing. In this article, we designed and developed a new FC measurement system, based on precise sampling of the inverter switching node voltage, through a bidirectional clamping circuit. The deviation of FC voltages from their nominal values is extracted by solving a set of linear equations. With a single sensor per phase and no isolation requirements, as opposed to dozens of sensors in traditional FC monitoring, our approach results in significantly lower cost, complexity, and circuit size. Detailed device-level simulations in LTspice and system-scale simulations in MATLAB validate the accuracy and speed of the proposed measurement system and the balancing strategy in steady-state, abrupt load change, and imbalance conditions. Experiments carried out in a three-phase gallium nitride five-level inverter prototype reveal a gain in precision and bandwidth that is more than 30 times that of conventional methods, at a fraction of their cost and footprint. The recorded performance renders the developed sensor an ideal solution for fast MLIs based on wide-bandgap technology.

*Index Terms*—Active balancing, clamping circuit, flying capacitor, gallium nitride, multilevel inverters, voltage measurement, wide band gap semiconductors.

#### I. INTRODUCTION

The emergence of wide-bandgap technology in the last decade has revolutionized the field of power electronics and opened the road for more efficient and miniaturized energy

Manuscript received November 15, 2021; revised February 4, 2022 and March 30, 2022; accepted April 29, 2022. Date of publication May 10, 2022; date of current version June 24, 2022. The work of G. Kampitsis was supported by the European Union's Horizon 2020 Research and Innovation program under the Marie Sklodowska-Curie Grant Agreement 891035. The work of E. I. Batzelis was supported by the Royal Academy of Engineering under the Engineering for Development Research Fellowship scheme under Grant RF\201819\18\86. Recommended for publication by Associate Editor D.-C. Lee. (*Corresponding author: Georgios Kampitsis.*)

Georgios Kampitsis, Paul D. Mitcheson, and Bikash C. Pal are with the Department of Electrical and Electronic Engineering, Imperial College London, SW7 2AZ London, U.K. (e-mail: g.kampitsis@imperial.ac.uk; paul.mitcheson@imperial.ac.uk; b.pal@imperial.ac.uk).

Efstratios I. Batzelis is with the School of Electronics and Computer Science, University of Southampton, SO17 1BJ Southampton, U.K. (e-mail: e.batzelis@soton.ac.uk).

Color versions of one or more figures in this article are available at https://doi.org/10.1109/TPEL.2022.3174062.

Digital Object Identifier 10.1109/TPEL.2022.3174062

conversion systems. Particularly, the advantageous characteristics of gallium nitride (GaN) devices, such as high switching speed capability and low ON-state resistance, in combination with their relatively low breakdown voltage rating, make them the ideal candidate for future multilevel inverters (MLIs) for distributed energy resources (DERs). Such systems favor the use of smaller magnetic components and the elimination of bulky and unreliable electrolytic capacitors, reaching recordlevel power densities. More importantly, the lateral structure of GaN high-electron-mobility transistors allows the monolithic integration of several power devices and potentially the entire MLI on a single chip [1]–[4].

Among different MLI topologies [5], the flying capacitor (FC) GaN inverter has the highest potential for miniaturization [6]–[11], due to the absence of clamping diodes and the redundancy of switching states. But like any MLI, the reliable operation of the FC inverter requires a balancing mechanism to ensure that the capacitor voltages remain constant.

The simplest way to achieve this is through natural balancing, an open-loop control technique that drives the transistors such that the average current flowing through the capacitors remains zero. A review of the modulation strategies that offer natural balancing is performed in [12]. Among them, phaseshifted pulsewidth modulation (PSPWM) is the most widely used technique in the literature due to its implementation simplicity, but it exhibits very slow balancing response times in low modulation indices. To overcome this limitation, a modified PSPWM technique with optimal utilization of the switching state redundancies is proposed in [13]–[15]. A combination of natural balancing and improved output harmonic content is achieved with the modified phase disposition (MPD) PWM, which uses multiple trapezoidal-shaped carriers or reshaped reference signals [16]–[19]. To further assist the natural balancing process, an RLC circuit, known as a balancing booster, can be placed at the inverter output [16], [17], [20], but it introduces additional power losses and increases the system size.

Although natural balancing can be proven effective in steadystate conditions, in practical implementations, there are many factors that can lead to voltage imbalance among the FCs, such as asymmetric load disturbances [21], [22], input source nonidealities [23], circuit parasitics, mainly the power device voltage drop, and timing mismatches introduced by the dead-band and the drivers' propagation delay [23], [24]. The voltage imbalance

This work is licensed under a Creative Commons Attribution 4.0 License. For more information, see https://creativecommons.org/licenses/by/4.0/

becomes a major concern in high power density MLIs due to the use of small-value thin-film or ceramic capacitors to replace the large electrolytic capacitors [25]. Consequently, it is necessary to adopt a reliable closed-loop active balancing control.

However, regardless of the control structure, precise knowledge of the voltage of each FC in real time is always required. This is traditionally done via individual and galvanically isolated voltage sensors coupled with each FC [22], [25]–[32]. However, such sensors are expensive and bulky components that increase the system cost, size, and complexity, especially in MLIs with a large number of levels. For example, a 7-level, 3-phase inverter requires 15 isolated voltage sensors. Particularly for highvoltage applications, these sensors are becoming increasingly complex, expensive, and less accurate due to the high-insulation requirements and the wide measurement range [33].

One of the most prevalent alternatives found in the literature is based on real-time state estimation algorithms that use only the phase current measurement as input. There are several implementations of this method, and the most promising of which are based on the discrete Kalman filter [34], [35], the backstepping approach [36], the discrete-time model [37], the sliding-mode observation [38], the peak inductor current detection [21], and the finite-control-set model predictive control [24]. The major drawback of such techniques is their low response speed because of their computational burden. At the same time, the requirement for a high sampling rate for the measured current, higher than the switching frequency, makes this approach practically unsuitable for high-frequency MLI applications.

A viable alternative is to compute the FC voltages by sampling the inverter output voltage at the switching node through a single voltage sensor during different switching states [33]. Once an adequate sampling has been obtained, the FC voltages can be calculated by solving a system of algebraic equations [37]. This ac-side monitoring technique was used in [39] to estimate the voltage states of a dc/dc FC multilevel converter and investigate the system observability and controllability. This technique requires a fixed duty cycle and cannot be directly applied to an inverter. In [40] and [41], the dc voltages of a cascaded H-bridge (CHB)-MLI-based static synchronous compensator were extracted by a single voltage sensor per phase. Specifically, in [40], the sampling was performed close to the zero-crossing of the inverter output voltage waveform, where only one cell of the CHB is active, directly associating the measured value with the capacitor's voltage. Although simple, this approach is not applicable to FC MLIs, where each FC is charged to a different voltage level. A modified technique is proposed in [41] and [42], where the samples are not restricted around zero-crossing but are also taken when the output reaches its maximum and minimum voltages. A generalized voltage estimation method is proposed in [43] and [44], applicable to several MLI topologies. The voltage extraction is performed after every switching transition with a sampling frequency twice the switching frequency, resulting in high resolution of the estimated capacitor voltages.

However, all ac-side monitoring techniques found in the literature suffer from a limited sensor bandwidth with respect to the dc voltage level, which prevents their application to the modern GaN-based high-switching-frequency (above 10 kHz) inverters. The problem lies in the need for a large time delay

(typically a few tenths of microsecond) between the beginning of the voltage transient and the measurement instance, the value of which is determined by the resistors of the commonly used voltage divider and the internal capacitor of the analog-to-digital conversion (ADC) module [39], [41], [44]. The higher the dc voltage level, the larger the value of voltage divider resistors, resulting in narrower sensor bandwidth.

Therefore, it is evident that accurate voltage detection remains an open issue in high-frequency MLIs, especially GaN-based MLIs that typically operate at a few hundreds of kilohertz. Our voltage detection approach is an ac-side monitoring technique that relies on the precise measurement of the inverter phase voltage around zero-crossing, via a novel bidirectional clamping circuit. By clamping and sampling the inverter voltage solely during the zero switching states (ZSS), we capture only the FC voltage variation, meaning that we need a smaller measurement range and, thus, we achieve faster sample-and-hold (S&H) acquisition. This, in turn, helps increase the sensor resolution by 30 times, compared to traditional monitoring systems, and accordingly broadens the measurement bandwidth (>200 kHz) while keeping the complexity and cost to a minimum using a single voltage sensor per phase. To the best of the authors' knowledge, this is the first attempt to implement a voltage detection system for FC MLI, which combines high measurement bandwidth and high resolution with low cost, simplicity, and small footprint. Several applications with strict size and weight restrictions could benefit from our compact and reliable voltage monitoring system, including electric aircraft drive systems [45], distribution systems for data centers [46], electric vehicle chargers [8], and grid-connected DERs [47].

The rest of this article is structured as follows: The principles of operation of the new measurement system are given in Section II, with focus on the optimum PWM strategy. The theoretical analysis of the bidirectional clamping circuit is presented in Section III, followed by the simulation and experimental results in Sections IV and V, respectively. A comparative assessment of the performance of the proposed system against other FC sensing solutions is presented in Section VI, and the final remarks and conclusions are reported in Section VII.

#### **II. SWITCHING NODE MEASUREMENT SYSTEM**

The proposed solution employs a single measurement unit at the switching node of each MLI phase to sample the output voltage with respect to the midpoint of the dc-link,  $v_{x0}$  (where x denotes the phase, x = a, b, c), only during the ZSS, i.e., the inverter states that correspond to zero output voltage. This selective sampling along with the small voltage deviation of the FCs from their ideal value (a few volts in the worst case) allows us to clamp the  $v_{x0}$  voltage close to zero and, thus, substantially increase the measurement resolution. This is in contrast to the methods presented in [40]–[44], which measure  $v_{x0}$  at the entire range of output voltage and suffer from delays, low bandwidth, and moderate resolution.

## A. Switching States for Zero Output Voltage

A five-level inverter has six ZSS, all of which are illustrated in Fig. 1. Three of these modes involve the conduction of



Fig. 1. Three operation modes of a five-level FC inverter leg that corresponds to zero output voltage. The unique switching states involve the conduction of  $C_{\rm DC+}$  and are highlighted with a yellow line, and the complementary states involve the conduction of  $C_{\rm DC-}$  and are marked with green dashed-dotted lines.

 TABLE I

 ZSS AND FC CURRENT DIRECTION IN A FIVE-LEVEL FC INVERTER

| State            | Fig.1 | $Q_{x1}$ | $Q_{x2}$ | $Q_{x3}$ | $Q_{x4}$ | $C_{xl}$ | $C_{x2}$ | $C_{x3}$ | $v_{x\theta}$                                       |
|------------------|-------|----------|----------|----------|----------|----------|----------|----------|-----------------------------------------------------|
| $S_I$            | (a)   | 0        | 0        | 1        | 1        |          | +        |          | $\Delta v_{Cx2}$                                    |
| $S_2$            | (b)   | 1        | 0        | 0        | 1        | -        |          | +        | $\Delta v_{Cx3} - \Delta v_{Cx1}$                   |
| $S_3$            | (c)   | 0        | 1        | 0        | 1        | +        | -        | +        | $\Delta v_{Cx3} - \Delta v_{Cx2} + \Delta v_{Cx1}$  |
| $S_{l}'$         | (a)   | 1        | 1        | 0        | 0        |          | -        |          | $-\Delta v_{Cx2}$                                   |
| $S_2'$           | (b)   | 0        | 1        | 1        | 0        | +        |          | -        | $-\Delta v_{Cx3} + \Delta v_{Cx1}$                  |
| S <sub>3</sub> ' | (c)   | 1        | 0        | 1        | 0        | -        | +        | -        | $-\Delta v_{Cx3} + \Delta v_{Cx2} - \Delta v_{Cx1}$ |

the top-side dc-link capacitor  $C_{\rm DC+}$  and are represented with the yellow line, whereas the complementary states involve the condition of the bottom-side capacitor  $C_{\rm DC-}$  and are represented with the green dashed-dotted line.

The ZSS, along with the transistors and the FC that are conducting the load current, are listed in Table I. Note that the conduction or blockage of a power device  $Q_j$ , j = 1, ...,4, is denoted by a binary number 1 or 0, and the positive and negative signs represent charging and discharging of the FC, respectively. For ease of reference to the circuits shown in Fig. 1, the table also includes the respective subfigure numbers. The last column describes the inverter output voltage as a function of the FCs' voltage deviation from their nominal value, i.e.,  $\Delta v_{Cj} = v_{DC} \cdot j/(N-1) - v_{Cj}$ , where j = 1, ..., N-2, and N is the number of levels.

The presence of three independent equations proves that sampling only during the ZSS is adequate for extracting all FC voltages (solving three equations with three unknowns). However, the traditional PWM techniques normally generate up to two ZSS. Therefore, the challenge lies in finding the optimal PWM technique that combines natural balancing with low total harmonic distortion and provides all the ZSS.

#### B. PWM Strategy

As mentioned earlier, the conventional PWM techniques fail to generate the right number of redundant states to solve the system of linear equations. The well-known phase disposition (PD), phase opposition disposition (POD), and alternative POD



Fig. 2. ZSS sequence around  $v_{ref} = 0$  for the CSPS PWM [13]. (a) Carrier and reference signals around zero-crossing and (b) respective generated pulses.

(APOD) result in poor balancing due to the single switching state around zero-crossing, i.e.,  $S_1$  (0011). This is attributed to the inherent structure of these PWM techniques that require a level shift of the carriers only in the *Y*-axis, thus keeping the two sets of carriers separated at either side of the reference around zero-crossing. An alternative to the conventional PD is proposed in [18], where a trapezoidal carrier replaces the triangular waveforms. The resulting pulse sequence of the MPD matches the sequence of the commonly used phase shift (PS) PWM technique, which is  $S_1(0011) - S_2(1001) - S_1'(1100) - S_2'(0110)$ . It is the shift of the carriers in time that facilitates the production of different switching states. Therefore, these techniques increase the independent switching states to two, but they are still insufficient for the proposed measurement system.

In contrast to the previously mentioned techniques, the carrier swapping PS (CSPS) PWM, which was first introduced in [13], not only generates an appropriate combination of ZSS but also improves the passive natural balancing. The principle of operation of this method is based on the exchange of two carriers at their meeting point, as presented graphically in Fig. 2. In this example, carriers 3 and 4, marked with thick lines, swap directions when they both reach the 0.5 mark in every period. A complete switching sequence is now comprised of eight pulses, as shown in Fig. 2(b), which is  $S_2'(0110) - S_1(0011) - S_2(1001) - S_1'(1100) - S_3(0101) - S_1'(0011) - S_1'(1100)$ .

Having ensured that all the required ZSS can be produced, the system of linear equations of Table I can now be solved, as shown analytically in following equation:

$$\begin{bmatrix} \Delta v_{Cx1} \\ \Delta v_{Cx2} \\ \Delta v_{Cx3} \end{bmatrix} = \frac{1}{2} \cdot \begin{bmatrix} 1 - 1 & 1 \\ 2 & 0 & 0 \\ 1 & 1 & 1 \end{bmatrix} \cdot \begin{bmatrix} v_{x0} & (S_1) \\ v_{x0} & (S_2) \\ v_{x0} & (S_3) \end{bmatrix}.$$
(1)

#### C. Minimizing the Measurement Error

The two capacitors forming the dc-link,  $C_{\rm DC+}$  and  $C_{\rm DC-}$ , may be charged to slightly different voltage levels:  $v_{\rm DC+} = v_{\rm DC}/2 + \Delta v_{\rm DC}$  and  $v_{\rm DC-} = v_{\rm DC}/2 - \Delta v_{\rm DC}$ . Such oscillations



Fig. 3. (a) Representation of the measurement window length around zerocrossing of the reference signal and (b) corresponding PW variation with time, when  $m_a = 1$ .

usually occur in single-phase inverters with small dc-link capacitors or three-phase grid-connected inverter applications under grid voltage disturbances. This deviation will also be reflected in the inverter output voltage and our measurements, given that the current flows through  $C_{\rm DC+}$  during the unique switching states and through  $C_{\rm DC-}$  during their complementary ones. For example, the output inverter voltage during the ZSS  $S_2$  and  $S_2'$ are accurately presented in (2). To eliminate the effect of the dc-link capacitor mismatch, we need to calculate the difference of the two measurements that correspond to two complementary ZSS, as described in (3). To increase the measurement accuracy even further, we can sample multiple sequences of pulses and calculate the average for each state, as shown in (4), where M is the number of repetitive sequences (measurement window). The only exception to this equation is for the  $S_1$  state that is sampled twice within one complete sequence

$$\begin{cases} v_{x0} & (S_2) = \Delta v_{Cx3} - \Delta v_{Cx1} + \Delta v_{DC} \\ v_{x0} & (S_2') = -\Delta v_{Cx3} + \Delta v_{Cx1} + \Delta v_{DC} \end{cases}$$
(2)

$$v_{x0}(j) = \frac{v_{x0}(S_j) - v_{x0}(S_j')}{2}, \ j = 1, \dots, 3$$
 (3)

$$\bar{v}_{x0}(j) = \frac{1}{M} \sum_{1}^{M} \frac{v_{x0}(S_j) - v_{x0}(S'_j)}{2}, \ j = 1, \dots, 3.$$
(4)

However, care should be taken on the length of the measurement window (i.e., the number of the sampled sequences) because the pulsewidth (PW) of the ZSS gets narrower as we move away from the zero-crossing point of the reference voltage. More specifically, the maximum length of the measurement window depends on the number of levels of the inverter, the switching frequency,  $F_{sw}$ , the amplitude modulation index,  $m_a$ , and the S&H time of the ADC module,  $T_{ADC}$ .

To quantify this relation, we consider a linear approximation of the reference sin-wave close to zero-crossing,  $v_{\text{ref}} = m_a \quad \sin(\omega t) \cong m_a \cdot \omega t$ , as illustrated in Fig. 3(a). The corresponding PW of the ZSS gets its maximum value at t = 0, PW<sub>max</sub> =  $1/[(N-1) \cdot F_{\text{sw}}]$  and drops with a rate of  $m_a \cdot \omega/(2F_{\text{sw}})$ , according to Figs. 3(b) and (5). The maximum PW also defines the sampling period,  $F_{\text{smpl}} = (N-1) \cdot F_{\text{sw}}$ .

Given that the minimum PW should be equal to  $T_{ADC}$ , the maximum number of repetitive sequences is given by (6), where  $L_{sq}$  is the number of pulses in one full switching cycle ( $L_{sq} = 8$ )



Fig. 4. Variation of (a) maximum window length  $T_{window}(max)$  and (b) maximum number of samples with the switching frequency for a five-level inverter with  $m_a = 1$  and various S&H times  $T_{ADC}$ .

in CSPS PWM). Note that the measurement window extends on either side of the zero-crossing point, and thus the final  $M_{\text{max}}$  is double the value of (6). Let us take as an example a five-level inverter operating at  $F_{\text{sw}} = 200$  kHz, 50 Hz reference frequency,  $T_{\text{ADC}} = 0.675 \ \mu\text{s}$  and assume the extreme case of a unity amplitude modulation index. The maximum number of repetitive sequences is 36, i.e., 18 sequences on either side of the zero-crossing point

$$PW = -\frac{m_a \cdot \omega t}{2F_{sw}} + \frac{1}{(N-1) \cdot F_{sw}}$$
(5)

$$\frac{M_{\text{max}}}{2} = \frac{2 \cdot \left(\frac{1}{N-1} - F_{\text{sw}} \cdot T_{\text{ADC}}\right)}{m_a \cdot \omega} \cdot \frac{F_{\text{sw}}}{L_{\text{sq}}}$$
(6)

By substituting (4) into (1), we obtain the core equations (7), which give the FC voltage deviation from their nominal values and will later be implemented in the microcontroller

$$\begin{bmatrix} \Delta v_{Cx1} \\ \Delta v_{Cx2} \\ \Delta v_{Cx3} \end{bmatrix} = \frac{1}{4M} \cdot \begin{bmatrix} 1 & -1 & 1 \\ 2 & 0 & 0 \\ 1 & 1 & 1 \end{bmatrix} \cdot \begin{bmatrix} \frac{1}{2} \cdot \sum_{1}^{2M} \left( v_{x0} \left( S_{1} \right) - v_{x0} \left( S_{1}^{\prime} \right) \right) \\ \sum_{1}^{M} \left( v_{x0} \left( S_{2} \right) - v_{x0} \left( S_{2}^{\prime} \right) \right) \\ \sum_{1}^{M} \left( v_{x0} \left( S_{3} \right) - v_{x0} \left( S_{3}^{\prime} \right) \right) \end{bmatrix} .$$
(7)

# D. Sensitivity Analysis

In this section, a sensitivity analysis is performed to evaluate the effect of specific parameters on the operation of the measurement system.

1) Variable  $F_{sw}$  and  $T_{ADC}$ : Here, we investigate the effectiveness of the proposed measurement system in a wide range of switching frequencies and acquisition speeds. Particularly, for lower  $F_{sw}$ , the measurement window can be extended further away from the zero-crossing due to the wider pulses, considering we keep the same value for  $T_{ADC}$ . The relation between the maximum measurement window length,  $T_{window}(max)$ , and the switching frequency is given in (8), which was derived by solving (5) for *t* and substituting the PW with  $T_{ADC}$ . This relation is graphically represented in Fig. 4(a) for realistic values of the S&H durations. At very low frequencies, all traces converge to the same value given by (9), making the selection of  $T_{ADC}$  less



Fig. 5. Variation of (a) maximum window length  $T_{window}(max)$  and (b) maximum number of samples with the amplitude modulation index, for a five-level inverter and various switching frequencies  $F_{sw}$ .

significant

$$T_{\text{window}} \quad (\text{max}) = -\frac{4 \cdot T_{\text{ADC}}}{m_a \cdot \omega} \cdot F_{\text{sw}} + \frac{4}{m_a \cdot \omega \cdot (N-1)} \quad (8)$$

$$T_{\text{window}}\left(\max\right)|_{F_{\text{sw}}\to 0} = \frac{4}{m_a \cdot \omega \cdot (N-1)}.$$
(9)

More importantly, however, the maximum number of repetitive sequences,  $M_{\text{max}}$ , has a quadratic relation to the switching frequency, as shown in Fig. 4(b). To find the optimum point where the sample intake is maximized, we take the derivative of (6) equal to zero, as expressed in (10). Substituting the latter into (6) yields the global maximum of the repetitive sequences in (11), which describes a linear relation to the optimum operating frequency and is represented in the number of samples ( $S_{\text{opt}} = L_{\text{sq}} \cdot M_{\text{opt}}$ ) by the black dashed line in Fig. 4(b)

$$\frac{dM_{\text{max}}}{dF_{\text{sw}}} = 0 \leftrightarrow F_{\text{opt}} = \frac{1}{2 \cdot T_{\text{ADC}} \cdot (N-1)}$$
(10)

$$M_{\rm opt} = \frac{2}{m_a \cdot \omega \cdot L_{\rm sq} \cdot (N-1)} \cdot F_{\rm opt}.$$
 (11)

This analysis shows that the proposed measurement system can operate in the entire range defined by the area below a particular trace in Fig. 4, from low to very high switching frequencies. However, at low frequencies, we have the additional option of taking multiple samples within the same state to suppress the noise and increase the measurement accuracy.

2) Variable  $m_a$ : In the previous examples, we have considered the extreme case of a unity amplitude modulation index,  $m_a$ , which is not always the case. In practice, as  $m_a$  gets smaller, more ZSS appear further away from the zero-crossing point. This, in turn, increases the maximum measurement window and the respective number of samples, according to (6) and (8). In fact, both are inversely proportional to  $m_a$ , as depicted in Fig. 5 for a range of switching frequencies. In most practical applications, where  $m_a$  is not a fixed value but is the output of a closed-loop controller, it is recommended to select the measurement window  $< T_{\text{window}}(\text{max})$  that corresponds to  $m_a = 100\%$ .

The continuously varying  $m_a$  value poses a challenge for detecting the instance that the system enters the measurement window. More specifically, if the measurement window is detected by comparing  $|v_{ref}|$  with a fixed positive value, its length will



Fig. 6. (a) Reference signals and measurement window for two cases of  $m_a$ . (b) Duration of the states  $S_1$ ,  $S_2$ , and  $S_3$  at the edge of the measurement window for two cases of  $m_a$ , when  $T_{\text{window}}$  is 2% of the fundamental frequency.

constantly change, leading to an arbitrary number of samples intake. This can be resolved by considering a varying upper bound that accounts for the  $m_a$  swing, so that the window length remains constant. Its value can derive by tacking the linear approximation of the sine reference close to zero for  $t = T_{\text{window}}$ , as in (12). Fig. 6(a) illustrates the measurement windows (in red trace) for two modulation indices,  $m_a = 20\%$  and 100%. The wider dashed line represents the window length when  $m_a$ = 20% and the modulation index variation is not taken into consideration (uncompensated). On the other hand, the window length stays the same for all modulation indices (solid red line) when (12) is applied

$$|v_{\text{ref}}| \le m_a \cdot \omega \cdot T_{\text{window}}, T_{\text{window}} \in [0, T_{\text{window}} (\text{max})].$$
 (12)

More importantly, the ZSS always appear in the same predefined positions, regardless of the amplitude modulation index. This is supported by Fig. 6(b), which shows the ZSS  $S_1$ ,  $S_2$ , and  $S_3$  at the edge of the measurement window. Only a small reduction of the pulse duration is observed for larger indices, indicating that synchronizing the sampling action for  $m_a = 1$  is adequate for the entire range of  $m_a$  values.

3) Application Limits: The reduction of the maximum window length with the switching frequency and the amplitude modulation index (see Figs. 4 and 5) signifies that there are operational limitations of the proposed measurement system, which may become confining in FC MLIs with a large number of levels. To calculate the boundaries of the switching frequency for which the proposed system continues to be applicable, we consider the case where only a single complete sequence of pulses is sampled (M = 1). This corresponds to  $T_{window}(max)$  $= 2/F_{sw}$ , given that one complete sequence is unfolded within two switching periods, as shown in Fig. 2. At the same time, we can consider the worst-case scenario of unity amplitude modulation index,  $m_a = 1$ , which corresponds to the narrowest measurement window. Solving (8) for  $F_{sw}$  we get the quadratic relationship (13), which leads to the minimum and maximum applicable frequencies of (14). Note that the positive sign in (14) corresponds to  $F_{sw}(max)$  and the negative sign corresponds to  $F_{\rm sw}({\rm min})$ . The latter also defines the maximum number of levels, expressed in (15), so that the argument of the square root



Fig. 7. (a) Minimum and (b) maximum switching frequencies for which the proposed clamping circuit continues to be applicable for various numbers of levels and S&H times.

is positive

$$\left(\frac{2 \cdot T_{\text{ADC}}}{\omega}\right) F_{\text{sw}}^2 - \left(\frac{2}{\omega \cdot (N-1)}\right) F_{\text{sw}} + 1 = 0 \quad (13)$$

$$F_{\rm swmin} = \frac{1 \pm \sqrt{1 - 2 \cdot T_{\rm ADC} \cdot \omega \cdot (N-1)^2}}{2 \cdot T_{\rm ADC} \cdot (N-1)}$$
(14)

$$N \le 1 + \sqrt{\frac{1}{2 \cdot T_{\text{ADC}} \cdot \omega}} \tag{15}$$

Fig. 7 illustrates the minimum and maximum boundaries of the switching frequency for a variable number of levels and  $T_{ADC}$  values. Considering, for example,  $F_{sw} = 100$  kHz and  $T_{ADC} = 0.675 \ \mu$ s, the proposed clamping circuit is applicable in inverters of up to 15 levels by reducing the number of repetitive sequences to be sampled. However, in practical applications, this reduction might come at the cost of lower measurement accuracy in the presence of switching noise.

## III. BIDIRECTIONAL CLAMPING CIRCUIT

Placing a clamping mechanism at the inverter switching node allows us to capture just the FC voltage variation with a narrow measurement range and fast sampling. At the same time, the rest of the acquisition circuit (amplifiers, ADC module, and microcontroller) remains safe from the high voltage swing of  $v_{x0}$ .

There are several different clamping circuits for high-voltage, high switching frequency waveforms, commonly used in shortcircuit protection schemes (e.g., desaturation approach) or in the evaluation of the dynamic ON-resistance of the GaN devices, known as current collapse phenomenon, [48]–[54]. The basic idea is that when the input voltage surpasses a predefined level, it gets clamped, allowing accurate measurements within a narrow window around zero voltage. Thus, the resolution of the data acquisition is increased by  $v_{\rm PP}/v_{\rm CLP}$ , where  $v_{\rm PP}$  is the peakto-peak input voltage and  $v_{\rm CLP} = 20$  V). However, these circuits provide only unipolar clamping capability, meaning that they cannot clamp or they should not be operated with negative voltages altogether, which prevents their adoption in inverter applications.



Fig. 8. Schematic diagram of the proposed bidirectional clamping circuit with two n-type MOSFETs in common drain configuration.

The simplest bidirectional clamping method consists of two identical clamping diodes in a half-bridge configuration, biased to  $\pm v_{\rm DD}$ , and a high-power resistor  $R_{\rm CLP}$  that connects the inverter output to the midpoint of the diode configuration. When  $|v_{x0}| > v_{DD}$ , the diodes conduct, saturating their midpoint voltage to  $\pm |v_{DD} - v_{D-on}|$ , where  $v_{D-on}$  is the diode voltage drop. As the clamping resistor's value increases, the current flowing through the diodes decreases, decoupling the measurement from the diodes' I-V characteristics, and the power dissipation on the resistor also decreases, meaning that a smaller package device can be used. However, the value of  $R_{\rm CLP}$ , along with the parasitic capacitance of the diodes and the input capacitance of the next stage (e.g., amplifier), dictates the time response of the measurement unit. Therefore, this approach is viable in low switching frequencies (below 10 kHz) and high-voltage applications.

In this article, we propose a new circuit for precise bidirectional clamping, with low power dissipation, a small footprint, and low implementation cost.

#### A. Principle of Operation

v

The core of the new clamping topology consists of two n-type MOSFETs of similar characteristics in common drain configuration and two source resistors,  $R_S$ , as shown in Fig. 8. For each device, a fixed voltage source is connected across the gate terminal and the source resistor, so that the gate-to-source voltage,  $v_{GS}$ , depends on the value of  $v_{x0}$  and the resulting voltage drop across  $R_S$ . The principles of operation of the circuit are described in three separate modes.

1) Mode 1.  $M_1$  and  $M_2$  are conducting: For small positive values of  $v_{x0}$ , both MOSFETs are ON and the current  $i_{\rm CMP}$  flows with a direction from  $S_1$  to the midpoint of the dc-link, and thus the clamping output voltage is given by (16).  $v_{\rm CMP}$  can also be expressed as a function of the switching node voltage, as in (17), where  $R_{\rm DSon}$  is the transistors' ON-resistance. Under these conditions, the gate-to-source voltage levels are given by (18) and (19), considering that both polarization sources have the same amplitude  $v_{\rm DD}' = v_{\rm DD}$ 

$$_{\rm CMP} = i_{\rm CMP} \cdot R_S \tag{16}$$

$$v_{\rm CMP} = \frac{v_{x0}}{2} \cdot \frac{1}{1 + \frac{R_{\rm DSon}}{R_S}}$$
 (17)

$$v_{\rm GS1} = v_{\rm DD} - v_{\rm CMP} \tag{18}$$

$$v_{\rm GS2} = v_{\rm DD}' + i_{\rm CMP} \cdot R_s = v_{\rm DD} + v_{\rm CMP.}$$
 (19)

2) Mode 2.  $M_1$  is blocking, and  $M_2$  is conducting: As the switching node voltage increases, the controlling voltage of the low-side MOSFET drops according to (18) and enters the blocking mode when  $v_{GS1}$  reaches the threshold voltage,  $v_{th}$ , as expressed in (20). At this point, a voltage equilibrium is established, where the current  $i_{CMP}$  remains constant, the clamping circuit outputs a fixed value of  $v_{DD} - v_{th}$ , and the transistor  $M_1$  operates in the critical blocking mode with its  $v_{GS1} = v_{th}$ . At the same time, the high-side MOSFET remains in the conduction mode with its controlling voltage saturated at its maximum value, given by (21). This mode holds for all the inverter output voltage values above the upper bound described by (22)

$$v_{\rm GS1} = v_{\rm th} \leftrightarrow v_{\rm CMP} = v_{\rm DD} - v_{\rm th}$$
 (20)

$$v_{\rm GS2max} = 2 \cdot v_{\rm DD} - v_{\rm th} \tag{21}$$

$$v_{x0} \ge 2 \cdot \left(v_{\text{DD}} - v_{\text{th}}\right) \cdot \left(1 + \frac{R_{\text{DSon}}}{R_S}\right). \tag{22}$$

3) Mode 3.  $M_1$  is conducting, and  $M_2$  is blocking: Similarly, when  $v_{x0} < 0$ ,  $M_2$  enters the blocking mode when (23) is satisfied. During this state, the low-side MOSFET gets its maximum controlling voltage, given in (24) and the clamping circuit output is a fixed value of  $-v_{DD} + v_{th}$ . This operating mode corresponds to the switching node voltage range given in (25), i.e., below the lower bound

$$v_{\text{GS2}} = v_{\text{th}} \leftrightarrow v_{\text{CMP}} = -(v_{\text{DD}} - v_{\text{th}})$$
 (23)

$$v_{\rm GS1max} = v_{\rm GS2max} = 2 \cdot v_{\rm DD} - v_{\rm th} \tag{24}$$

$$v_{x0} \le -2 \cdot \left(v_{\text{DD}} - v_{\text{th}}\right) \cdot \left(1 + \frac{R_{\text{DSon}}}{R_S}\right). \tag{25}$$

It is important to note that the integrated antiparallel diodes of the MOSFETs are connected in a common-cathode configuration, and thus there is no unregulated conduction under any circumstances.

The instrumentation amplifier  $U_1$  shown in Fig. 8 is used as a buffer between the clamping point and the ADC module of the microcontroller, with the advantage that it rejects the common mode noise because of the well-matched integrated resistors. An amplifier with very low noise and a wide operating range should be selected for this stage, such as the AD8421ARMZ. The dual operational amplifier  $U_2-U_3$  that follows is used for scaling and shifting the measured signal to the appropriate values for the ADC. The signal is first scaled down to fit within the acceptable ADC range (normally 3.3 V) and then shifted by 3.3/2 V = 1.65 V. The operational amplifier should exhibit a high slew rate and low peak-to-peak noise, such as the OPA2189.

The advantage of the proposed clamping circuit is that it can measure both positive and negative voltages with a resolution gain of  $v_{DC}/v_{DD}$  in contrast to traditional voltage measurements.

This addresses the noise sensitivity that most ac-side monitoring systems suffer from.

# B. Design Recommendations and Reliable Operation

In this section, we lay out some key design specifications to ensure the safe operation of the proposed circuit, based on the previous mathematical analysis.

An important requirement is to ensure that the  $v_{\rm GS}$  voltage never exceeds the limits set by the manufacturer. This, in turn, determines the maximum allowable voltage source used for the polarization of the transistors. According to (24),  $v_{\rm DD}$  should be lower than  $0.5 \cdot (v_{\rm GSmax} + v_{\rm th})$ .

Equation (17) reveals the dependence of the clamped voltage on the transistors' ON-resistance, quantified by the factor  $\lambda = R_{\text{DSon}}/R_S$ . To minimize this effect, transistors with low ON-state resistance should be selected, compared to the value of  $R_S$ . However, it should be noted that large  $R_S$  values may introduce a time delay caused by the transistor parasitic output capacitance, and thus a tradeoff between measurement deformation and acquisition speed needs to be found.

A general concern with clamping circuits that use active devices is the large voltage spike in transients with large  $dv_{x0}/dt$ . A sharp transition causes high current flowing through the transistors' parasitic capacitance and the source resistors. The simplest way to suppress these voltage peaks is to select transistors with small output and gate capacitance. Alternatively, a Zener diode can be placed between the gate and source terminals of each power device to clamp their voltage to values below  $(2 \cdot v_{DD} - v_{th})$ , as illustrated in Fig. 8.

An example of the aforementioned recommendations is presented here, based on the STD8N60DM2 transistor and  $R_S =$ 200  $\Omega$ . According to the datasheet, -25 V  $\leq v_{\rm GS} \leq$  +25 V and  $v_{\rm th} =$  4 V, and thus the maximum allowable value for the polarization voltages is  $v_{\rm DDmax} =$  14.5 V. With a typical  $R_{\rm DSon} =$ 0.55  $\Omega$  and 13.5 nC gate charge, the distortion factor  $\lambda$  is just 0.275% and the voltage spikes do not exceed 30 V.

#### **IV. SIMULATION RESULTS**

To evaluate the performance of the proposed FC measurement system, a series of simulations were performed, starting with device-level simulation of the clamping circuit followed by system-scale simulations of the entire grid-connected MLI.

#### A. Device-Level Simulation

This section focuses on the detailed simulation of the clamping circuit in LTspice, using the analytical MOSFET and amplifier models, provided by the manufacturers. To reduce the simulation complexity and time, we can replace the entire power circuit (dc-link, inverter leg, and load) with an independent source that represents the inverter switching node and has a predefined time–voltage sequence. This sequence can be generated by a high-level simulation platform, such as MATLAB/Simulink.

The simulation parameters along with the component values are tabulated in Table II. The  $v_{x0}$  voltage source corresponds to a five-level FC inverter, operating at 100 kHz switching frequency,

 TABLE II

 LTSPICE SIMULATION PARAMETERS, COMPONENTS, AND VALUES

| Parameter       | Name/Value | Parameter | Value   |
|-----------------|------------|-----------|---------|
| Levels          | 5          | $F_{sw}$  | 100 kHz |
| nMOSFETs        | STP8NM60   | $v_{DC}$  | 700V    |
| Zener Diodes    | KDZ22B     | RS        | 200 Ω   |
| Instrumentation | 109421     | $R_G$     | 1 Ω     |
| Amplifier       | AD8421     | $v_{DD}$  | 15 V    |



Fig. 9. LTspice simulation results of the proposed clamping circuit. (a) Switching node voltage and clamping circuit output. (b) Gate–source voltages of  $M_1$  and  $M_2$ . (c) Instrumentation amplifier output against  $v_{\rm CMP}$ .

50 Hz fundamental frequency, and  $v_{\rm DC} = 700$  V. A relatively large voltage deviation from the nominal values has deliberately been introduced to all FC to evaluate the accuracy and speed of the clamping circuit in extreme conditions.

The inverter switching node voltage and the clamping circuit output are presented in Fig. 9(a). In addition, the sequence of eight states of the applied CSPS PWM is indicated in the zoomed view. It can be observed that the proposed scheme safely contains the voltage to the desired range  $\pm 19$  V, in accordance with (22) and (25). Additionally,  $v_{\rm CMP}$  follows closely the  $v_{x0}$  waveform around zero-crossing with half its amplitude, which agrees with (17) if we neglect the effect of the distortion factor ( $\lambda = 0.45\%$ in this scenario). A small voltage overshoot is evident during each transient, which is effectively limited by the Zenner diode across the gate–source terminals of the clamping transistors.

Fig. 9(b) illustrates the gate–source voltages of the two transistors, along with the  $v_{\rm th}$  line and the maximum allowable voltage level, given by (24). The zoom box focuses on a small timeframe around t = 16 ms; when  $v_{x0}$  switches between 0 V and  $v_{\rm DC}/4$ ,  $M_1$  clamps the positive switching node voltage. As expected,  $v_{\rm GS1} = v_{\rm th}$  and  $v_{\rm GS2} = 2 \cdot v_{\rm DD} - v_{\rm th}$  during the non-ZSS.

![](_page_7_Figure_8.jpeg)

Fig. 10. Complete control scheme of the grid-connected MLI with active FC balancing using the measurements of the proposed clamping circuit.

TABLE III MATLAB/SIMULINK SIMULATION PARAMETERS

| Parameter            | Value   | Parameter              | Value             |
|----------------------|---------|------------------------|-------------------|
| Levels               | 5       | $k_{P-PLL}$            | 0.2               |
| $P_{nom}$            | 5 kW    | k <sub>I-PLL</sub>     | 3                 |
| VDC                  | 700 V   | ksogi                  | 3                 |
| $F_{sw}$             | 100 kHz | k <sub>P-current</sub> | 20                |
| $C_{DC^+}, C_{DC^-}$ | 50 µF   | k <sub>I-current</sub> | 2000              |
| $C_{FC}$             | 10 µF   | k <sub>P-bal</sub>     | $2 \cdot 10^{-5}$ |
| $L_F$                | 270 µH  | k <sub>I-bal</sub>     | 0.02              |

The output of the instrumentation amplifier,  $v_{AMP}$ , is plotted against the  $v_{CMP}$  waveform in Fig. 9(c). The zoomed view reveals that  $v_{AMP}$  matches  $v_{CMP}$  in amplitude but exhibits smoother transients as a result of the limited slew rate (35 V/ $\mu$ s) of the AD8421.

## B. System-Scale Simulations

The complete control scheme of a grid-tied MLI with the active balancing of the FC, based on the proposed measurement system, was developed in MATLAB/Simulink and is presented in Fig. 10. A simple grid-following current control was employed, as presented in [55], and a double second-order generalized integrator phase-locked loop (PLL) helps extract the positive sequence of the grid voltage and calculate the instantaneous phase. The switching frequency was set at 100 kHz, allowing for small dc-link and FC values of 50  $\mu$ F and 10  $\mu$ F, respectively. All the simulation parameters are listed in Table III.

The implemented active balancing scheme is based on the work of Gias *et al.* [56], according to which the voltage of each FC can be regulated from the duty cycle of the two adjacent switches. In particular, the average current through each FC is given by (26) as a function of the output current and the duty cycles produced by the current controller. According to this equation, if the output current is positive and the FC  $C_{xy}$  is overcharged, the controller should reduce the current  $i_{Cx,y}$  by slightly increasing  $d_{x,y}$  and decreasing  $d_{x,y+1}$ . Similarly, if the capacitor is undercharged, the controller should increase  $i_{Cx,y}$  by increasing  $d_{x,y+1}$  and decreasing  $d_{x,y}$ . The opposite holds

![](_page_8_Figure_1.jpeg)

Fig. 11. Sampling of the clamped inverter output voltage during the three independent ZSS, around zero-crossing.

for a negative load current

$$\overline{i_{Cx,y}} = (d_{x,y+1} - d_{x,y}) \cdot \overline{i_o}, \quad x = a, b, c \text{ and } y$$

$$= 1, \dots, N - 2.$$
(26)

However, contrary to the work presented in [56], we generate this small variation around  $d_{x,y}$  by adjusting the PWM reference voltage of each power device,  $v_{ref x,y}$ , separately, instead of feeding an offset directly to the resulting duty cycle. This approach achieves equivalent results but in a more efficient manner for practical implementation in a microcontroller. The active balancing control is mathematically represented by (27) and is illustrated in the control diagram shown in Fig. 10. A  $\Delta v_{ref x,y}$ offset is introduced to the original reference voltage for each phase,  $v_{ref x}$ , tuned by a proportional-integral (PI) controller, the gains of which are listed in Table III. The controller's output is multiplied by the sign of the output current to ensure proper operation during both the positive and negative phase currents. The error signals correspond to the voltage variation of the FC, as described by (28)

$$v_{\text{ref }x,y} = v_{\text{ref }x} + \underbrace{\text{sign}\left(i_{o}\right)\left(k_{P-\text{bal}} + \frac{k_{I-\text{bal}}}{s}\right)\left(e_{x,y-1} - e_{x,y}\right)}_{\Delta v_{\text{ref }x,y}}$$
(27)

$$e_{x,y} = \Delta v_{Cx,y}$$
 and  $e_{x,0} = e_{x,N-1} = 0.$  (28)

To simulate a voltage imbalance in the FCs, we simply introduce an asymmetry in phase leg *a*, in the form of a higher leakage current in one transistor, specifically the  $Q_{a,2}$ '. The asymmetry is enforced in a step manner at  $t_0 = 100$  ms. During this scenario, the balancing control is disabled to facilitate better understanding of the clamping circuit and the measurement system in an extreme case.

Fig. 11 shows the clamped inverter voltage  $v_{a0}$ , along with the measurements over the three independent ZSS, according to (4). The window around zero-crossing during which the samples are captured and the averaging is performed is marked with a thick black line (En). As can be seen from the zoom box on the right, the new values of  $\bar{v}_{a0}(j)$  are extracted at the end of the measurement window. Due to the introduced imbalance, the measurements reach the clamping value (25 V) at  $t_1 = 285$  ms. After this point, the acquired data no longer capture the actual voltage deviation of the FC.

![](_page_8_Figure_10.jpeg)

Fig. 12. Extracted volage deviation of the FC from the clamping circuit measurements, during imbalanced conditions.

![](_page_8_Figure_12.jpeg)

Fig. 13. Variation of the FC  $C_{x,2}$  voltages with time, during asymmetric conditions, (a) without and (b) with an active balancing control.

The extracted values from the clamping circuit,  $\Delta v_{Ca,j}$ , are presented in Fig. 12 with thick solid lines. For comparison purposes, this graph also includes the reference  $\Delta v_C$  waveforms calculated from direct measurements across the FC and the dc-link, as if we had a separate sensor over each capacitor. It can be observed that the proposed approach follows the reference data accurately, with an update rate of double the fundamental grid frequency (steps of 10 ms). In this unbalanced scenario, the calculated  $\Delta v_{Ca,j}$  reaches its maximum value at  $t_1$ .

Next, we repeat the simulation with the balance mechanism enabled. The voltage variation  $C_{x,2}$  during the imbalance with and without the enforcement of the active balancing control is illustrated in Fig. 13. It is important to highlight that the asymmetry is cascaded in all phases, regardless of the origin of the initial imbalance, as can be observed from Fig. 13(a). The imbalance is largely mitigated when the active balancing scheme is activated, as revealed in Fig. 13(b). The added benefit of the active balancing controller is that the  $\bar{v}_{x0}(j)$  measurements do not reach the clamping voltage, ensuring accurate acquired data even under disturbances.

Fig. 14 illustrates the active balancing controller output for phase *a*, during the introduction of the asymmetry. These offsets are added to the reference signal  $v_{ref,x}$ , and driven to the top-side transistors.

# C. Performance Under Dynamic Conditions

In this section, we investigate the effectiveness of the voltage monitoring system and the controllability of the FC during sudden load change, power factor (PF) variations, and grid imbalances.

More specifically, the grid-connected MLI was initially simulated with a step change of the active power fed to the grid, from 50% to 100% of the nominal value, as shown in Fig. 15(a).

![](_page_9_Figure_1.jpeg)

Fig. 14. Active balancing control output. Added offset on the reference voltage,  $\Delta v_{\text{ref }x,y}$ , for each transistor in phase *a*.

![](_page_9_Figure_3.jpeg)

Fig. 15. Response of the proposed measurement system under abrupt load change and PF variations. (a) Active and reactive powers along with the PF variation. (b) Grid injected current. (c) DC-link voltage and current. (d) Proposed measurement output against the actual FC voltage variation  $\Delta V_{a,y}$ .

At the same time, the reactive power increases with rampwise increments from -1.55 kVar to 0 and then to +3.1 kVar, which corresponds to a PF variation from 0.85-lagging to 1 and then back to 0.85-leading. Note that the active power step change happens when PF = 1 to decouple the effect of these two variations. The grid current waveforms are depicted in Fig. 15(b). The dc-link capacitors experience a sudden voltage drop, shown in Fig. 15(c), the extent of which is regulated by the PI dc-link controller. Under these conditions, the measurements extracted by the clamping circuit for phase a are plotted against the actual voltage deviation of the FC from their nominal values in Fig. 15(d). It is evident that even under abrupt load changes, the clamping circuit precisely captures the FC voltages. However, small oscillations exist for low PF values, which is a reflation of the FC charge variation under a nonzero capacitor current within the sampling window. Still, these oscillations are found to be acceptable for the 0.85 PF, which is a typical lower bound for many grid-connected inverters.

Furthermore, the response of the system is examined under an abrupt grid imbalance, triggered by a single-phase grid voltage drop to 20% of its nominal value for 100 ms according to Fig. 16(a) (e.g., a nearby single-line fault). This fault condition results in excess current flowing in phase a [see Fig. 16(b)] and subsequently in oscillations of the active and reactive powers of double the fundamental frequency, as shown in Fig. 16(c). These

![](_page_9_Figure_8.jpeg)

Fig. 16. Dynamic response of the proposed measurement system under load imbalances. (a) Inverter and grid voltage. (b) Grid current. (c) Active and reactive powers. (d) Proposed measurement output against the actual FC voltage variation  $\Delta V_{a,y}$ .

oscillations are also reflected to the FC voltages in the form high-frequency ( $F_{sw}$ ) ripple enclosed within the low-frequency envelope of 100 Hz, as shown in Fig. 16(d). Despite the large FC charge variation under these extreme conditions, the proposed sensor performs well and follows the target voltages closely.

#### V. EXPERIMENTAL VALIDATION

The objective here is to experimentally validate the operating principles of the proposed clamping circuit and assess the accuracy of the synchronous sampling and the resulting FC voltage measurements. For this purpose, we designed and developed the FC MLI described in the following section.

# A. Hardware Design

All experiments we performed using the five-level, all-GaN FC inverter prototype, shown in Fig. 17(a). The main printed circuit board (PCB) holds the dc-link, the dc and ac input and output measurement sensors, the microcontroller, and the output relays. Each of the dc-link capacitors,  $C_{\rm DC+}$  and  $C_{\rm DC-}$ , is comprised of 12 parallel connected polypropylene film capacitors, with a total capacitance of  $12 \cdot 4.7\mu F = 56.4 \mu F$ , which is very close to the simulation model. The power and measurement modules, as well as the output filter, are mounted on separate boards for maximum flexibility in the design.

Each phase unit consists of two circuit boards: 1) the power board, in white solder-mask, shown in Fig. 17(b), that contains the GaN power devices, the gate drivers, and the voltage and power isolators. The FCs are mounted on the backside of this board, as depicted in Fig. 17(c). As can be seen, each FC consists of several multilayer ceramic capacitors (MLCCs) connected in parallel to match the 10  $\mu$ F value of the simulation model at the rated conditions. However, the number of paralleled MLCCs is determined by the voltage stress on each FC, given that MLCCs exhibit a sharp capacitance decline with the applied dc bias. Particularly for the capacitors used in our prototype (C5750X6S2W225K250KA), the dc bias curve is provided in the manufacturer's characterization sheet [57], from which we

![](_page_10_Figure_1.jpeg)

Fig. 17. (a) All-GaN three-phase MLI prototype used for the experimental validation. (b) Top and (c) bottom view of a single-phase power board. (d) FC measurement board containing the clamping circuit and conventional measurements.

![](_page_10_Figure_3.jpeg)

Fig. 18. Cumulative component footprint and total component cost for the conventional and the proposed measurement systems when varying the number of levels.

calculate that 10, 18, and 25 MLCCs are needed for  $C_{x,1}$ ,  $C_{x,2}$ , and  $C_{x,3}$ , respectively.

Although the prototype can support up to seven levels, two cells have been bypassed to investigate a five-level inverter, for consistency with the rest of this article. 2) The measurement board in black solder-mask is shown in Fig. 17(d), which contains the proposed clamping circuit, marked with a red line. For comparison purposes, this board also holds a conventional measurement system with separate voltage sensors for every FC, marked with yellow line. For maximum heat extraction, a forced-air cooling heatsink is placed in contact with the top side of all power devices and regulated by the microcontroller through a temperature feedback signal. A complete list of the components used in this experimental setup is given in Table IV.

From Fig. 17(d), it is evident that the footprint of the clamping circuit is smaller than that of the traditional measurements circuit, and, more importantly, it does not scale with the number of levels. This is also supported by Fig. 18, which shows the cumulative component footprint (in blue traces), for a fair comparison of both circuits, for a different number of levels. In practice, however, the resistive divider method in the conventional measurement approach requires an even wider PCB area to account for the isolation zones (clearance and creepage) between

TABLE IV List of Components of the Seven-Level Inverter Prototype

| Main and                                                     | Filter Board                           | Power Board                           |                                                                                        |  |  |  |
|--------------------------------------------------------------|----------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------|--|--|--|
| Component                                                    | Part No                                | Component                             | Part No                                                                                |  |  |  |
| DC-link<br>Capacitors                                        | ECW-FD2W475KC<br>12p2s configuration   | Flying <u>C</u><br>Capacitors         | $\frac{5750X6S2W225K250KA}{C_{x,I}} = \frac{C_{x,2}}{C_{x,3}} = \frac{C_{x,3}}{1001s}$ |  |  |  |
| microcontroller<br>Current sensor                            | F28384D<br>MLX91221                    | GaN Devices<br>Gate Driver<br>Digital | EPC2034<br>UCC27611DRVT                                                                |  |  |  |
| ADC module                                                   | ACPL-C87A<br>ADS7953                   | isolator<br>Power<br>isolator         | Si8610BC-B-IS<br>MTU1S1205MC                                                           |  |  |  |
| Output relays<br>Filter Inductors                            | RZ03-1A4-D012<br>1140-271K-RC          | Heatsink $F_{sw}$                     | ATS-UC-DFLOW-100<br>100 kHz                                                            |  |  |  |
|                                                              | Measurer                               | nent Board                            |                                                                                        |  |  |  |
| Clamp                                                        | ing Circuit                            | Convent                               | tional Measurement                                                                     |  |  |  |
| Component                                                    | Part No                                | Component                             | Part No                                                                                |  |  |  |
| MOSFETs                                                      | STD8N60DM2                             | isolator                              | ACPL-C87A                                                                              |  |  |  |
| Instrumentation<br>Amp                                       | AD8421ARMZ                             | Operation<br>Amp                      | TLC277                                                                                 |  |  |  |
| Operation Amp<br>Zener Diodes<br>$R_S$<br>$v_{DD}$           | OPA2189<br>KDZVTFTR20B<br>200 Ω<br>12V |                                       |                                                                                        |  |  |  |
| WINDOW<br>SMPLs<br>PWM1<br>PWM2<br>PWM2<br>PWM3<br>PWM4<br>0 | ν <sub>ADC</sub>                       |                                       | 90 95 100 105 110                                                                      |  |  |  |

Fig. 19. ZSS sequence for the CSPWM strategy in a five-level inverter. The measurement window is represented by the gray trace, the samples by the white solid line, and the  $v_{ADC}$  signal by the green waveform. The zoomed view highlights that the samples are taken shortly after the beginning of the pulses, avoiding the transient overshoots.

the different voltage levels. The same figure also includes an indicative cost of the two approaches (red traces), considering the prices of individual components, as of January 2022. From this graph, it can be concluded that the proposed approach is preferable when  $N \ge 5$ . For example, when N = 7, the clamping circuit occupies 2.7 times less space and costs 3.5 times less than the traditional measurement system.

#### B. Experimental Results

Here, we aim to capture the characteristic waveforms of the clamping circuit in balanced and unbalanced conditions, under different dc-link voltage levels.

First, the switching frequency was set at  $F_{sw} = 100$  kHz, which leads to a ZSS PW of 2.5  $\mu$ s. The CSPS PWM technique was applied with carriers 3 and 4 switching positions at their intersecting point, as shown in Fig. 19. It should be noted that the implementation of this PWM strategy barely adds any computational cost to the microcontroller, since the direction swapping is done in a single command. The same figure also captures the measurement window around zero-crossing (in gray line) and the sample instances (in white). With the measurement window extending to 1% of the fundamental period on either

![](_page_11_Figure_2.jpeg)

Fig. 20. Waveforms at the different stages of the clamping circuit when  $v_{DC} = 300$  V. The inverter output is shown in blue line, the clamped voltage in red, and  $v_{AMP}$  corresponds to the brown curve. The zoomed view on the bottom right includes the waveform fed to the ADC module, the reference, and maximum lines at 1.65 V and 3.3 V, respectively.

side of the zero-crossing point, we get 160 samples in total, one every 2.5  $\mu$ s, which corresponds to 20 complete ZSS sequences.

It is important to note that the acquisition action happens synchronously in every zero-crossing, starting always from the same ZSS, which is  $S_2$  in our system. This is achieved by having the microcontroller initiate the sampling action the first time this state is reached, given that the measurement window signal has been pulled high, indicating the beginning of a new zero-crossing event. Additionally, every sample is taken shortly after the start of the pulse, as can be seen from the zoomed view in Fig. 19, to avoid the transient overshoots and to ensure that the ADC S&H process,  $t_{ADC} = 0.675 \ \mu$ s, fits well within the 2.5  $\mu$ s pulse. This fixed delay from the beginning of the pulse is tuned through the microcontroller.

Fig. 20 shows the output waveform of the clamping circuit against the switching node voltage of phase *a* and the output of the instrumentation amplifier when the system was operated at  $v_{\rm DC} = 300$  V. The top-right zoomed view highlights the clamping action that takes place when the switching node voltage exceeds the boundaries expressed in (22) and (25), and the bottom-right view reveals the smoother transition of the amplifier, as a result of its limited slew rate. It also includes the scaled and shifted signal fed to the ADC module with a reference voltage of 1.65 V and a maximum value of 3.3 V.

To evaluate the performance of the proposed measurement system in static and dynamic conditions, we disabled the active balancing control, and we introduced a step-like asymmetry in the form of a resistor,  $R_{asym}$ , connected in parallel with  $C_{a,2}$  at  $t_0 = 0$ . This artificial asymmetry is an effective method to induce a voltage drop on all the FC of the same phase leg. Both three-phase and single-phase inverter topologies were tested over a wide range of dc-link voltages.

For the first experiment, we investigated a three-phase inverter feeding a symmetrical resistive load,  $R_{\text{load}} = 210 \Omega$ , under  $v_{\text{DC}} = 200 \text{ V}$  and  $R_{\text{asym}} = 11.75 \text{ k}\Omega$ . Fig. 21(a) shows the inverter input and output voltage waveforms under these conditions, whereas the FC voltage levels, measured by the traditional resistive divider, are illustrated in Fig. 21(b). All capacitor voltages drop from their steady-state level, with  $C_{a,2}$  exhibiting the highest drop. The white dotted lines in this graph correspond to

![](_page_11_Figure_9.jpeg)

Fig. 21. (a) Input and output voltage waveforms for the five-level inverter when  $v_{\rm DC} = 200$  V. (b) FC voltages measured with the conventional voltage divider and digital multimeter values under stepwise asymmetry introduced on  $C_{a,2}$  at  $t_0 = 0$ . Comparison of the voltage variation of the FC (c)  $\Delta v_{\rm Ca,1}$ , (d)  $\Delta v_{\rm Ca,2}$ , and (e)  $\Delta v_{\rm Ca,3}$ , between the traditional voltage devider sensor and the proposed clamping method.

the true-rms voltages before and after the imbalance, measured via a digital multimeter and considered the benchmark in the following comparison.

The true advantage of the proposed system is highlighted in Fig. 21(c)–(e), which presents the voltage difference  $\Delta v_{\text{Ca},y}$  extracted with three different measurement techniques.

- The gray markers represent the data taken from the traditional measurement system. The dashed line corresponds to the average value of these data, taken every 10 ms for a direct comparison with the clamping circuit.
- The red solid lines indicate the waveforms recorded from the proposed clamping method.
- 3) The white dashed lines represent the true-rms reference levels, measured by a digital multimeter.

The measurements from the clamping circuit match perfectly with the steady-state voltage deviation, both before and after the imbalance. On the contrary, the conventional method exhibits higher steady-state error and a wider standard deviation around its average value. More specifically, the clamping method exhibits 32 times smaller steady-state error compared to the resistive divider technique (22.7 mV compared to 727 mV) and an equally smaller standard deviation (57.3 mV as opposed to 818 mV). Note that these are average values over all three FCs.

Note that the settling time in Fig. 21(c)–(e) depends on the FC and  $R_{asym}$  values and is not representative of the measurement system response. Additionally, these error values are not expected to deviate significantly for a higher number of levels, since all measurements are taken from the same node, whereas the maximum voltage range is determined by the clamping circuit. We also do not expect any noticeable changes with the loading levels, as already shown in the simulations.

For the second experiment, we increased the dc bus voltage to 400 V and configured a single-phase inverter feeding a resistive load  $R_{\text{load}} = 600 \Omega$ . The asymmetric resistor was set to  $R_{\text{asym}} = 47 \text{ k}\Omega$ . Contrary to the symmetrical three-phase inverter, a

![](_page_12_Figure_1.jpeg)

Fig. 22. (a) Input and output voltage waveforms for the five-level inverter when  $v_{\rm DC} = 400$  V. (b) FC voltages measured with the conventional voltage divider and digital multimeter values under stepwise asymmetry introduced on  $C_{a,2}$  at  $t_0 = 0$ . Comparison of the voltage variation of the FC (c)  $\Delta v_{\rm Ca,1}$ , (d)  $\Delta v_{\rm Ca,2}$ , and (e)  $\Delta v_{\rm Ca,3}$ , between the traditional voltage devider sensor and the proposed clamping method.

single-phase topology introduces larger dc-link and FC voltage oscillations of double the fundamental frequency. Neither the oscilloscope waveforms [in Fig. 22(a)] nor the traditional voltage divider measurements [see Fig. 22(b)–(e)] can capture these oscillations, since their peak-to-peak range is smaller than the standard deviation of the recorded data. However, the clamping measurement system can precisely capture the voltage variation of every FC, as shown in Fig. 22(c)–(e), revealing the advantages of this method.

#### VI. COMPARATIVE ANALYSIS

In this section, the performance of the developed clampingbased measurement system is compared against other FC voltage sensing methods found in the recent literature. More specifically, the techniques under investigation are grouped into two categories: 1) the *direct FC sensing* and 2) the *ac-side monitoring* systems, as shown in Table V. It is noted that only hardware-based solutions have been considered for this comparison; model-based approaches can be perceived as add-ons that can enhance any hardware solution. The criteria of the comparison are the measurement error, the frequency capability, the total component footprint, and cost, calculated for a three-phase five-level FC inverter application.

Unfortunately, most earlier works did not report the bandwidth of their ac measurement system. Therefore, we have included the switching frequency at which the inverter was operated, which gives us a rough estimation of the frequency range of their application. Let us also underline that the cost, footprint, and steady-state error for the voltage divider method are based on the experimental results of this work, since such data are not reported in [7] and [10].

The tabular data indicate that the proposed clamped-based solution exhibits the highest resolution at a low cost, similar to the approach presented in [39]. At the same time, it allows

TABLE V COMPARISON OF DIFFERENT FC VOLTAGE SENSING METHODS

|                              |                                 |        | <b>.</b>          |                  |                                  | -                        |                                       |
|------------------------------|---------------------------------|--------|-------------------|------------------|----------------------------------|--------------------------|---------------------------------------|
| Sensor Type<br>and Reference |                                 | Error  | Freq<br>(kHz)     | No of<br>Sensors | Footprin<br>t (cm <sup>2</sup> ) | Price<br>(USD)           | Limitations                           |
| Direct FC<br>sensing         | LEM<br>LV25-P<br>[25] [26]      | ±0.8%  | DC                | 15               | 76.8                             | 837 <del>-</del><br>1980 | Cost & Footprint                      |
|                              | Voltage<br>divider<br>[7], [10] | ±2.8%  | DC                | 15               | 24.3                             | 163.2                    | Accuracy, Cost &<br>Footprint         |
| AC side monitoring           | [39]                            | ±0.2%  | <sup>(1)</sup> nr | 3                | <sup>(2)</sup> <b>3.7</b>        | <sup>(2)</sup> 70.9      | Speed, Noise<br>Sensitivity           |
|                              | [40], [43]                      | <2.6%  | 0.6-2             | 3                | nr                               | nr                       | Accuracy, Speed,<br>Noise Sensitivity |
|                              | [44]                            | nr     | 0.5               | 3                | nr                               | nr                       | Accuracy, Speed,<br>Noise Sensitivity |
|                              | This<br>work                    | ±0.01% | 100               | 3                | 13.8                             | 75.6                     | Samples per<br>Fund. Period           |

<sup>1</sup>.nr = not reported

<sup>2</sup>.Estimation based on the schematics and experimental setup pictures.

for high switching frequency applications, i.e., more than 50 times the capabilities of other ac-side monitoring systems. It is therefore evident that the proposed measurement system is a competitive solution, combining the advantages of both worlds.

#### VII. CONCLUSION

In this article, we introduced a new ac-side monitoring system, based on a bidirectional voltage clamping circuit, for the precise extraction of the FC voltage levels in MLI. The proposed approach uses only a single sensor per phase, as opposed to dozens of sensors in the traditional FC monitoring methods, resulting in significantly lower cost, complexity, and circuit size, factors that do not scale with the number of levels. No isolation is required since all three-phase measurements have the same reference, which simplifies the topology even further. The new monitoring system exhibits high resolution (more than 30 times that of the resistive divider method), which helps overcome the noise sensitivity issue that is common in most ac-side voltage sensors. The clamping mechanism provides a larger measurement bandwidth (>200 kHz), allowing its application in high-frequency GaN-based inverters. The proposed measurement system was combined with a reliable active balancing control, to address disturbances and asymmetric loading. The theoretical analysis was supported by device-level and system-scale simulations and thorough experimental testing in a three-phase, five-level all-GaN inverter. Although the developed sensing system was designed and tailored for an FC inverter, the ac-side monitoring concept and the prototype clamping circuit can be adopted in other multilevel converter topologies.

#### REFERENCES

- [1] R. van Erp, R. Soleimanzadeh, L. Nela, G. Kampitsis, and E. Matioli, "Co-designing electronics with microfluidics for more sustainable cooling," *Nature*, vol. 585, no. 7824, pp. 211–216, Sep. 2020, doi: 10.1038/s41586-020-2666-1.
- [2] L. Nela, R. Van Erp, G. Kampitsis, H. K. Yildirim, J. Ma, and E. Matioli, "Ultra-compact, high-frequency power integrated circuits based on GaNon-Si Schottky barrier diodes," *IEEE Trans. Power Electron.*, vol. 36, no. 2, pp. 1269–1273, Feb. 2021, doi: 10.1109/TPEL.2020.3008226.

- [3] L. Nela, G. Kampitsis, J. Ma, and E. Matioli, "Fast-switching tri-anode Schottky barrier diodes for monolithically integrated GaN-on-Si power circuits," *IEEE Electron Device Lett.*, vol. 41, no. 1, pp. 99–102, Jan. 2020, doi: 10.1109/LED.2019.2957700.
- [4] L. Nela, G. Kampitsis, H. K. Yildirim, R. Van Erp, J. Ma, and E. Matioli, "High-frequency GaN-on-Si power integrated circuits based on tri-anode SBDs," in *Proc. 32nd Int. Symp. Power Semicond. Devices ICs*, Sep. 2020, pp. 517–520, doi: 10.1109/ISPSD46842.2020.9170092.
- [5] S. Manias, *Power Electronics and Motor Drive Systems*, New York, NY, USA: Elsevier, 2016.
- [6] Z. Liao, Y. Lei, and R. C. N. Pilawa-Podgurski, "Analysis and design of a high power density flying-capacitor multilevel boost converter for high step-Up conversion," *IEEE Trans. Power Electron.*, vol. 34, no. 5, pp. 4087–4099, May 2019, doi: 10.1109/TPEL.2018.2858184.
- [7] C. B. Barth *et al.*, "Design and control of a GaN-based, 13-level, flying capacitor multilevel inverter," in *Proc. 17th Workshop Control Model. Power Electron.*, Jun. 2016, pp. 1–6, doi: 10.1109/COMPEL.2016.7556770.
- [8] Y. Lei *et al.*, "A 2-kW single-phase seven-level flying capacitor multilevel inverter with an active energy buffer," *IEEE Trans. Power Electron.*, vol. 32, no. 11, pp. 8570–8581, Nov. 2017, doi: 10.1109/TPEL.2017.2650140.
- [9] Y. Lei, W.-C. Liu, and R. C. N. Pilawa-Podgurski, "An analytical method to evaluate flying capacitor multilevel converters and hybrid switched-capacitor converters for large voltage conversion ratios," in *Proc. 16th Workshop Control Model. Power Electron.*, Jul. 2015, pp. 1–7, doi: 10.1109/COMPEL.2015.7236448.
- [10] S. Qin, Y. Lei, Z. Ye, D. Chou, and R. C. N. Pilawa-Podgurski, "A high-power-density power factor correction front end based on seven-level flying capacitor multilevel converter," *IEEE J. Emerg. Sel. Topics Power Electron.*, vol. 7, no. 3, pp. 1883–1898, Sep. 2019, doi: 10.1109/JESTPE.2018.2865597.
- [11] T. Modeer, C. B. Barth, N. Pallo, W. H. Chung, T. Foulkes, and R. C. N. Pilawa-Podgurski, "Design of a GaN-based, 9-level flying capacitor multilevel inverter with low inductance layout," in *Proc. Appl. Power Electron. Conf. Expo.*, Mar. 2017, pp. 2582–2589, doi: 10.1109/APEC.2017.7931062.
- [12] R. Stela, "Natural capacitor voltage balance in multilevel flying capacitor converters. A review of research achievements," *Power Electron. Drives*, vol. 1(36), no. 2, pp. 5–33, 2016. [Online]. Available: https://doi.org/10. 5277/ped160201
- [13] S. Thielemans, A. Ruderman, B. Reznikov, and J. Melkebeek, "Improved natural balancing with modified phase-shifted PWM for singleleg five-level flying-capacitor converters," *IEEE Trans. Power Electron.*, vol. 27, no. 4, pp. 1658–1667, Apr. 2012, doi: 10.1109/TPEL.2011. 2169993.
- [14] A. Ibrayeva, V. Ten, Y. L. Familiant, and A. Ruderman, "PWM strategy for improved natural balancing of a four-level H-bridge flying capacitor converter," in *Proc. Int. Aegean Conf. Elect. Mach. Power Electron./Int. Conf. Optim. Elect. Electron. Equip./Int. Symp. Adv. Electromech. Motion Syst.*, Sep. 2015, pp. 311–316, doi: 10.1109/OPTIM.2015.7426747.
- [15] A. M. Y. M. Ghias, J. Pou, G. J. Capella, P. Acuna, and V. G. Agelidis, "On improving phase-shifted PWM for flying capacitor multilevel converters," *IEEE Trans. Power Electron.*, vol. 31, no. 8, pp. 5384–5388, Aug. 2016, doi: 10.1109/TPEL.2016.2521803.
- [16] A. M. Y. M. Ghias, J. Pou, G. J. Capella, V. G. Agelidis, R. P. Aguilera, and T. Meynard, "Single-carrier phase-disposition PWM implementation for multilevel flying capacitor converters," *IEEE Trans. Power Electron.*, vol. 30, no. 10, pp. 5376–5380, Oct. 2015, doi: 10.1109/TPEL.2015.2427201.
- [17] B. P. McGrath and D. G. Holmes, "Enhanced voltage balancing of a flying capacitor multilevel converter using phase disposition (PD) modulation," *IEEE Trans. Power Electron.*, vol. 26, no. 7, pp. 1933–1942, Jul. 2011, doi: 10.1109/TPEL.2010.2097279.
- [18] B. P. McGrath, T. Meynard, G. Gateau, and D. G. Holmes, "Optimal modulation of flying capacitor and stacked multicell converters using a state machine decoder," *IEEE Trans. Power Electron.*, vol. 22, no. 2, pp. 508–516, Mar. 2007, doi: 10.1109/TPEL.2006.889932.
- [19] A. Shukla, A. Ghosh, and A. Joshi, "Natural balancing of flying capacitor voltages in multicell inverter under PD carrier-based PWM," *IEEE Trans. Power Electron.*, vol. 26, no. 6, pp. 1682–1693, Jun. 2011, doi: 10.1109/TPEL.2010.2089807.
- [20] B. P. McGrath and D. G. Holmes, "Analytical determination of the capacitor voltage balancing dynamics for three-phase flying capacitor converters," *IEEE Trans. Ind. Appl.*, vol. 45, no. 4, pp. 1425–1433, Jul. 2009, doi: 10.1109/TIA.2009.2023480.

- [21] H. Chen, S. Tang, Z. Zeng, and J. Wang, "Flying capacitor voltages estimation in flying capacitor multilevel DC–DC converters based on peak inductor current detection and output voltage measurement," in *Proc. Energy Convers. Congr. Expo.*, Oct. 2020, pp. 5744–5750, doi: 10.1109/ECCE44975.2020.9235687.
- [22] C. Feng, J. Liang, and V. G. Agelidis, "Modified phase-shifted PWM control for flying capacitor multilevel converters," *IEEE Trans. Power Electron.*, vol. 22, no. 1, pp. 178–185, Jan. 2007, doi: 10.1109/TPEL.2006.886600.
- [23] J. Celikovic, R. Das, H.-P. Le, and D. Maksimovic, "Modeling of capacitor voltage imbalance in flying capacitor multilevel DC–DC converters," in *Proc. 20th Workshop Control Model. Power Electron.*, Jun. 2019, pp. 1–8, doi: 10.1109/COMPEL.2019.8769615.
- [24] P. B. Malidarreh, D. A. Khaburi, and J. Rodriguez, "Capacitor voltage imbalance reduction in flying capacitor modular multilevel converters by using model predictive control," in *Proc. 11th Power Electron., Drive Syst., Technol. Conf.*, Feb. 2020, pp. 1–4, doi: 10.1109/PED-STC49159.2020.9088411.
- [25] A. M. Y. M. Ghias, J. Pou, M. Ciobotaru, and V. G. Agelidis, "Voltagebalancing method using phase-shifted PWM for the flying capacitor multilevel converter," *IEEE Trans. Power Electron.*, vol. 29, no. 9, pp. 4521–4531, Sep. 2014, doi: 10.1109/TPEL.2013.2285387.
- [26] A. Dekka, A. Ramezani, S. Ouni, and M. Narimani, "A new five-level voltage source inverter: Modulation and control," *IEEE Trans. Ind. Appl.*, vol. 56, no. 5, pp. 5553–5564, Sep. 2020, doi: 10.1109/TIA.2020.3000712.
- [27] H.-C. Chen, C.-Y. Lu, and W.-H. Lien, "Active capacitor voltage balancing control for three-level flying capacitor boost converter," in *Proc. Appl. Power Electron. Conf. Expo.*, Mar. 2018, pp. 127–132, doi: 10.1109/APEC.2018.8340998.
- [28] S. Thielemans and J. Melkebeek, "Flying capacitor multilevel converters for AC machines," in *Proc. 4th IEEE Benelux Young Researchers Symp.*, 2008, doi: 1854/11551.
- [29] A. M. Y. M. Ghias, J. Pou, V. G. Agelidis, and M. Ciobotaru, "Voltage balancing method for a flying capacitor multilevel converter using phase disposition PWM," *IEEE Trans. Ind. Electron.*, vol. 61, no. 12, pp. 6538–6546, Dec. 2014, doi: 10.1109/TIE.2014.2320216.
- [30] S. Choi and M. Saeedifard, "Capacitor voltage balancing of flying capacitor multilevel converters by space vector PWM," *IEEE Trans. Power Del.*, vol. 27, no. 3, pp. 1154–1161, Jul. 2012, doi: 10.1109/TP-WRD.2012.2191802.
- [31] M. Khazraei, H. Sepahvand, K. A. Corzine, and M. Ferdowsi, "Active capacitor voltage balancing in single-phase flying-capacitor multilevel power converters," *IEEE Trans. Ind. Electron.*, vol. 59, no. 2, pp. 769–778, Feb. 2012, doi: 10.1109/TIE.2011.2157290.
- [32] Q. Ma, Q. Huang, and A. Q. Huang, "Dual-loop high speed voltage balancing control for high frequency four-level GaN totem-pole PFC with small flying capacitors," in *Proc. Energy Convers. Congr. Expo.*, Oct. 2020, pp. 6218–6225, doi: 10.1109/ECCE44975.2020.9236306.
- [33] G. Gateau, M. Fadel, P. Maussion, R. Bensaid, and T. A. Meynard, "Multicell converters: Active control and observation of flying-capacitor voltages," *IEEE Trans. Ind. Electron.*, vol. 49, no. 5, pp. 998–1008, Oct. 2002, doi: 10.1109/TIE.2002.803200.
- [34] R. P. Aguilera and D. E. Quevedo, "Capacitor voltage estimation for predictive control algorithm of flying capacitor converters," in *Proc. Int. Conf. Ind. Technol.*, Feb. 2009, pp. 1–6, doi: 10.1109/ICIT.2009.4939741.
- [35] R. Bensaid and M. Fadel, "Flying capacitor voltages estimation in threecell converters using a discrete-time Kalman filter at one third switching period," in *Proc. Amer. Control Conf.*, May 2002, vol. 2, pp. 963–968, doi: 10.1109/ACC.2002.1023142.
- [36] H. Nademi, A. Das, and L. Norum, "Nonlinear observer-based capacitor voltage estimation for sliding mode current controller in NPC multilevel converters," in *Proc. Trondheim PowerTech*, Jun. 2011, pp. 1–7, doi: 10.1109/PTC.2011.6019429.
- [37] S. H. Hosseini, A. K. Sadig, and A. Sharifi, "Estimation of flying capacitors voltages in multicell converters," in *Proc. 6th Int. Conf. Elect. Eng./Electron., Comput., Telecommun. Inf. Technol.*, May 2009, pp. 110–113, doi: 10.1109/ECTICON.2009.5136976.
- [38] A.-M. Lienhardt, G. Gateau, and T. A. Meynard, "Stacked multicell converter: Digital sliding mode observation of flying capacitor voltages," in *Proc. 32nd Annu. Conf. IEEE Ind. Electron.*, Nov. 2006, pp. 2115–2120, doi: 10.1109/IECON.2006.347799.
- [39] Z. Xia, B. L. Dobbins, J. S. Rentmeister, and J. T. Stauth, "State space analysis of flying capacitor multilevel DC–DC converters for capacitor voltage estimation," in *Proc. Appl. Power Electron. Conf. Expo.*, Mar. 2019, pp. 50–57, doi: 10.1109/APEC.2019.8722230.

- [40] Y. Li and B. Wu, "A novel DC voltage detection technique in the CHB inverter-based STATCOM," *IEEE Trans. Power Del.*, vol. 23, no. 3, pp. 1613–1619, Jul. 2008, doi: 10.1109/TPWRD.2008.919251.
- [41] X. Yang, J. Zhao, and J. Jiang, "An improved DC capacitor voltage detection technology and its FPGA implementation in the CHB-based STATCOM," WSEAS Trans. Syst., vol. 9, no. 1, pp. 20–30, 2010.
- [42] D. Wei, Y. Li, Z. Wang, Y. Wang, and K. Wang, "Capacitor voltage estimation method of a symmetrical hybrid nine-level inverter with reduced voltage sensors," in *Proc. 20th Int. Conf. Elect. Mach. Syst.*, Aug. 2017, pp. 1–5, doi: 10.1109/ICEMS.2017.8056099.
- [43] G. Farivar, V. G. Agelidis, and B. Hredzak, "A generalized capacitors voltage estimation scheme for multilevel converters," in *Proc. 16th Eur. Conf. Power Electron. Appl.*, Aug. 2014, pp. 1–5, doi: 10.1109/EPE.2014.6910926.
- [44] G. Farivar, A. M. Y. M. Ghias, B. Hredzak, J. Pou, and V. G. Agelidis, "Capacitor voltages measurement and balancing in flying capacitor multilevel converters utilizing a single voltage sensor," *IEEE Trans. Power Electron.*, vol. 32, no. 10, pp. 8115–8123, Oct. 2017, doi: 10.1109/TPEL.2016.2633278.
- [45] T. Modeer, N. Pallo, T. Foulkes, C. B. Barth, and R. C. N. Pilawa-Podgurski, "Design of a GaN-based interleaved nine-level flying capacitor multilevel inverter for electric aircraft applications," *IEEE Trans. Power Electron.*, vol. 35, no. 11, pp. 12153–12165, Nov. 2020, doi: 10.1109/TPEL.2020.2989329.
- [46] C. Wang, Y. Lu, N. Sun, and R. P. Martins, "A 3-phase resonant switchedcapacitor converter for data center 48-V rack power distribution," *IEEE Trans. Circuits Syst. I, Regular Papers*, vol. 68, no. 6, pp. 2714–2724, Jun. 2021, doi: 10.1109/TCSI.2021.3068564.
- [47] D. Bortis, D. Neumayr, and J. W. Kolar, "ηρ-Pareto optimization and comparative evaluation of inverter concepts considered for the GOOGLE little box challenge," in *Proc. 17th Workshop Control Model. Power Electron.*, Trondheim, Norway, Jun. 2016, pp. 1–5, doi: 10.1109/COM-PEL.2016.7556767.
- [48] R. Gelagaev, P. Jacqmaer, and J. Driesen, "A fast voltage clamp circuit for the accurate measurement of the dynamic ON-resistance of power transistors," *IEEE Trans. Ind. Electron.*, vol. 62, no. 2, pp. 1241–1250, Feb. 2015, doi: 10.1109/TIE.2014.2349876.
- [49] L. Ren, C. Gong, and X. Chen, "Monitoring transistor degradation in power electronic converters using saturation-region resistance," in *Proc. Energy Convers. Congr. Expo.*, Oct. 2017, pp. 1148–1153, doi: 10.1109/ECCE.2017.8095918.
- [50] L. Ren, Q. Shen, and C. Gong, "Ringing frequency extraction for health monitoring of power transistors," in *Proc. 42nd Annu. Conf. IEEE Ind. Electron. Soc.*, Oct. 2016, pp. 447–452, doi: 10.1109/IECON.2016.7793387.
- [51] K. Li, P. L. Evans, and C. M. Johnson, "Characterisation and modeling of gallium nitride power semiconductor devices dynamic on-state resistance," *IEEE Trans. Power Electron.*, vol. 33, no. 6, pp. 5262–5273, Jun. 2018, doi: 10.1109/TPEL.2017.2730260.
- [52] K. Li, A. Videt, N. Idir, P. L. Evans, and C. M. Johnson, "Accurate measurement of dynamic on-state resistances of GaN devices under reverse and forward conduction in high frequency power converter," *IEEE Trans. Power Electron.*, vol. 35, no. 9, pp. 9650–9660, Sep. 2020, doi: 10.1109/TPEL.2019.2961604.
- [53] J. Lei *et al.*, "Precise extraction of dynamic R<sub>dson</sub> under high frequency and high voltage by a double-diode-isolation method," *IEEE J. Electron Devices Soc.*, vol. 7, pp. 690–695, Jul. 2019, doi: 10.1109/JEDS.2019.2927608.
- [54] R. Li, X. Wu, S. Yang, and K. Sheng, "Dynamic on-state resistance test and evaluation of GaN power devices under hard- and soft-switching conditions by double and multiple pulses," *IEEE Trans. Power Electron.*, vol. 34, no. 2, pp. 1044–1053, Feb. 2019, doi: 10.1109/TPEL.2018.2844302.
- [55] G. Kampitsis, E. Batzelis, and S. Papathanassiou, "Power balance control for a two-stage solar inverter with low voltage ride through capability," *Proc. 32nd Eur. Photovolt. Sol. Energy Conf. Exhib.*, 2016, pp. 1646–1650, doi: 10.4229/eupvsec20162016-5co.15.2.
- [56] A. M. Y. M. Ghias, J. Pou, M. Ciobotaru, and V. G. Agelidis, "Voltage balancing method for the multilevel flying capacitor converter using phaseshifted PWM," in *Proc. Int. Conf. Power Energy*, Dec. 2012, pp. 274–279, doi: 10.1109/PECon.2012.6450221.
- [57] TDK, C5750X6S2W225K250KA Characterization Sheet, 2016. [Online]. Available: https://product.tdk.com/system/files/dam/doc/product/capac itor/ceramic/mlcc/charasheet/c5750x6s2w225k250ka.pdf

![](_page_14_Picture_19.jpeg)

Georgios Kampitsis (Member, IEEE) received the Diploma and Ph.D. degrees in electrical and computer engineering from the National Technical University of Athens, Athens, Greece, in 2011 and 2016, respectively.

From 2017 to 2019, he was a Postdoctoral Researcher with the Power and Wide-Band-Gap Electronics Research Laboratory, École Polytechnique Fédérale de Lausanne, Switzerland, where his work was focused on efficient GaN power converters. Since 2020, he has been a Research Fellow with Imperial

College London, London, U.K., holding an EU Marie-Curie Individual Fellowship on high power density converters for distributed energy resources. His research interests include the development and control of compact power converters based on wide-band-gap semiconductor devices (SiC and GaN) for renewable energy source applications.

![](_page_14_Picture_23.jpeg)

**Efstratios I. Batzelis** (Senior Member, IEEE) received the Ph.D. degree from the National Technical University of Athens, Athens, Greece, in 2016.

Since 2021, he has been a Lecturer with the University of Southampton, Southampton, U.K., and a Research Fellow with the Royal Academy of Engineering, London, U.K., working on solar integration in developing countries. In 2019, he was a Research Fellow with Imperial College London, London, U.K., where he held an EU Marie-Curie individual Fellow-ship on photovoltaic control and integration during

2017–2019. His research interests include renewable energy technologies and distributed energy resources, mainly solar photovoltaics, power electronics control, and power system dynamics and stability.

Dr. Batzelis is currently an Associate Editor for the IEEE TRANSACTIONS ON SUSTAINABLE ENERGY.

![](_page_14_Picture_28.jpeg)

**Paul D. Mitcheson** (Senior Member, IEEE) received the M.Eng. degree in electrical and electronic engineering and the Ph.D. degree in micropower-motionbased energy harvesting for wireless sensor networks from Imperial College London, London, U.K., in 2001 and 2005, respectively.

He is currently a Professor of electrical energy conversion with the Control and Power Research Group, Electrical and Electronic Engineering Department, Imperial College London. His research interests include energy harvesting, power electronics, and

wireless power transfer to provide power to applications in circumstances where batteries and cables are not suitable. His research has been supported by the European Commission, the Engineering and Physical Sciences Research Council, and several companies.

Prof. Mitcheson is a Fellow of the Higher Education Academy and is on the Executive Committee of the U.K. Power Electronics Centre. He was the General Co-Chair of IEEE Wireless Power Week in 2019 in London, U.K. He is the Vice Chair (conferences) of the IEEE Power Electronics Society. TC-9: Wireless Power.

![](_page_14_Picture_33.jpeg)

**Bikash C. Pal** (Fellow, IEEE) received the B.E.E.(Hons.) degree from Jadavpur University, Kolkata, India, in 1990, the M.E. degree from the Indian Institute of Science, Bangalore, India, in 1992, and the Ph.D. degree from Imperial College London, London, U.K., in 1999, all in electrical engineering.

He is currently a Professor with the Department of Electrical and Electronic Engineering, Imperial College London. His current research interests include renewable energy modeling and control, state estimation, and power system dynamics.

Prof. Pal is the Vice President Publications, IEEE Power & Energy Society. He was the Editor-in-Chief of the IEEE TRANSACTIONS ON SUSTAINABLE ENERGY (during 2012–2017) and the *IET Generation, Transmission and Distribution* (during 2005–2012).