# A Memristor Fingerprinting and Characterisation Methodology for Hardware Security

Callum Aitchison<sup>1\*</sup>, Basel Halak<sup>1</sup>, Alex Serb<sup>2</sup>, Themis Prodromakis<sup>2</sup>

<sup>1</sup>Electronics and Computer Science, University of Southampton, University Road, Southampton, SO17 1BJ, United Kingdom callum.aitchison@soton.ac.uk<sup>\*</sup>, basel.halak@soton.ac.uk

<sup>2</sup>Centre for Electronics Frontiers, Institute for Integrated Micro and Nano Systems, School of Engineering, The University of Edinburgh, Edinburgh, United Kingdom aserb@exseed.ed.ac.uk, t.prodromakis@ed.ac.uk

Accepted: 6th April 2023

#### Abstract

The modern IC supply chain encompasses a large number of steps and manufacturers. In many applications it is critically important that chips are of the right quality and are assured to have been obtained from the legitimate supply chain. To this end, it is necessary to be able to uniquely identify systems to aid in supply chain tracking and quality assurance. Many identifiers, however, can be cloned onto counterfeit devices and are therefore untrustworthy. This paper proposes a methodology for using post-CMOS memristor devices as a fingerprint to uniquely identify ICs. To achieve this, memristors' unique and variable I-V characteristics are exploited to produce a fingerprint that can be generally applicable to a wide variety of different memristor technologies and identifiable over time, even where cell retention is non-ideal. In doing so it aims to minimise the hardware required on-chip both to minimise cost and maximise the auditability of the system. The methodology is applied to a TiO<sub>x</sub> memristor technology, and shown to be able to identify cells in a set.

## 1 Introduction

In security or safety-critical applications it is imperative that systems can be trusted. Allowing a counterfeit, tampered, or otherwise illegitimate chip into devices in some applications could have disastrous consequences. The emergence of counterfeit ICs is a real and present threat in the electronics industry [1]. A counterfeit chip may not perform to standard, resulting in subpar performance which could cause safety failures. Similarly, a tampered chip could be intentionally altered by a bad actor to perform incorrectly, or introduce security vulnerabilities. For a secure deployed system, devices in the field must also be securely and individually identifiable, as well as able to protect data with their own unique keys.

With internet of things (IoT) and other autonomous systems expected to become increasingly pervasive in high-security and safety-critical situations, it is of paramount importance that the hardware on which they rely can be trusted. All types of applications could be affected by tampering. Examples of applications range from critical infrastructure, where reliability must not be compromised by counterfeit chips, to defence, where an adversary could intentionally manipulate or compromise hardware. The applications for a securely identifiable fingerprint extends across the supply chain, for tracking authenticity after manufacturing, and for systems already deployed in the field.

Devices could be tampered in the supply chain, or after deployment. Ensuring that the identity of these devices is as they claim is an important step in maintaining the security of these systems. Many options for identifying chips currently exist, for example serial numbers and watermarking [2, 3]. Serial numbers offer only a basic level of security and can be easily cloned by an attacker with minimal effort to claim the identity of a legitimate chip. A further anti-counterfeit method of watermarking may also be employed to identify functional clones that have not been legitimately produced [2]. To do so, an intentional adjustment may be inserted into a design as a watermark, and its presence can be checked later. This however has the downfall of requiring sophisticated analysis of the chip and not protecting against overproduction. One method of overcoming these issues is the use of a Physical Unclonable Function (PUF) [4, 5], an unclonable hardware function that gives a unique response due to intrinsic and uncontrollable variation. A PUF differs from a random number generator in that the random response it produces should remain the same as long as is required for identification, without explicitly storing the key. The most common, and commercially-available, version of this is an SRAM PUF [6, 7, 8].

As new post-CMOS devices are introduced there is the opportunity to exploit them for identifying chips. Resistive RAM (RRAM) is one such technology, based on arrays of memristors, a memory device based on programming analogue resistances. These devices are CMOS-compatible and can be integrated on a die with other standard CMOS circuits [9, 10, 11]. Because memristor-based memories are low power and more compact than the equivalent SRAM [12], these memories are ripe for exploitation in future applications [10, 11]. As memristors are analogue devices, as opposed to digital SRAM devices, these offer new avenues for fingerprinting CMOS chips.

Memristors may be used in further security applications in the future, including in random number generators [13, 14, 15] and cryptographic accelerators [16]. These have shown power efficiency improvements over standard CMOS approaches, offering particular advantages in embedded applications. By using memristors in these applications it may also be possible to reduce the number of side channels available for attack. For example, improvements in hardness against power analysis attacks has been demonstrated by combining memristors and CMOS logic using hybrid CMOS/memristor gates [17]. These developments may allow a complete secure computing system to be built using a hybrid CMOS-RRAM design, enabling RRAM to play a key role in future secure hardware.

Fingerprinting is an essential primitive for securely identifying chips. With memristive devices becoming available, new avenues exist for identification [18, 19, 20, 21, 22]. Previous work has been based on specific RRAM technologies, relying on crossbar memories, or reading memristors' values at only a single voltage level when set to a specific state [18, 19, 22]. This work, however, is based on differential comparison across a range of read voltages using standalone memristors. Such an approach provides better noise immunity and improved ageing resilience [23]. By comparing memristors' responses across a range of voltages, variation in the I-V response is exploited. This work aims to demonstrate a general characterisation and identification methodology for memristive devices, exploiting the variation in I-V response in a way which requires only a set of individual cells. By relying primarily on the shape of I-V curve variation, rather than the absolute resistance or switching, this methodology differentiates itself from existing memristor-based identification schemes. It also remains generally applicable to a range of memristor technologies with non-linear I-V curves. Only a small amount of on-chip area needs to be dedicated to the identifier, as only a small array of two-terminal memristors needs to be individually readable.

Individual contributions of this work are: 1. characterisation methodology, 2. a system architecture for fingerprinting memristor cells, 3. a comparative analysis with existing methods.

The paper is structured as follows: Firstly, the methodology is introduced starting with the general approach to identifying variability and the rationale, followed by the detailed process to extract this data. Secondly, a methodology for exploiting the variation data to identify a device is explored. Third, results for one memristor technology are tested and evaluated in detail. Finally, the implications of these results are discussed, including comparisons with existing methods.

## 2 Fingerprinting

### 2.1 Approach

When a memristor is formed and programmed the cell exhibits a varying I-V characteristic [24]. Similarly, variability can be observed cycle-to-cycle as the memristor is set and reset [25, 14]. The disparity in the cells' characteristics gives each cell a different behaviour, which can make it differentiable from other cells.

Depending on the memristor technology used, these characteristics may be different or varying in reliability over time and environmental conditions. Because of this, a methodology was developed to identify and visualise variation in I-V behaviour between different cells, with the aim to uniquely identify memories based on their unique combination of characteristics. Such a methodology will be generally applicable to any resistive memory with a variable, non-linear I-V behaviour and offers an additional source of entropy as compared to simpler methodologies involving the absolute resistances of the high resistance or low resistance states. Applications could also extend to device development, where a baseline model could be used to identify good or poor memristor behaviours with further applications in production testing.

It is worth noting that the presented methodology is appropriate for use both with standalone devices/arrays that can be evaluated with commercially available instrumentation tools [26, 27], as demonstrated in this paper, as well as with memristor/ReRAM technologies monolithically integrated onto CMOS. The latter would require both the physical integration of technologies as well as the integration of design kits and models [28, 29] and is a potential avenue for future work. In such an integrated design, trade-offs must be made between convenience and the potential for an attacker to include additional hidden logic with reduced audibility.

## 2.2 Rationale

To identify only intrinsic device variation, any external differences introduced to the memrisor should be minimised. To achieve this, the same forming and programming methodology must be applied to all cells in an array equally. Although not directly tested, it may be possible to reset any introduced biases by cycling the memristor between its high resistance and low resistance states. Once the memristors have all been programmed to the same state, their sub-threshold I-Vs may be collected without affecting their state. Some previous work, partly dependent on the voltage-dependent resistance behaviour, has been proposed as a PUF [20]. This work depends indirectly on the non-linearity of cell conductances in a 3-dimensional crossbar array and requires a large, highly reliable, array with a specific on-chip hardware for comparing the responses rows of the array to a specific stimulus. In comparison, the proposed method is generally applicable to identify standalone memristors in smaller arrays. The advantage of the proposed approach is a high degree of transparency as the majority of the processing can be performed in a trusted off-chip environment, away from any supply chain risks. Additionally, since a simple design requires only individual memristors to be on-chip with characterisation performed off-chip, the power characteristic is highly deterministic (limited to the  $I^2R$  required to read the resistance) which can enable a high degree of trust against hidden on-chip hardware. To this end, a methodology was developed using the ArC One memristor characterisation platform to individually address memristor cells, form them and characterise their I-V responses and variation.

#### 2.3 Characterisation

#### 2.3.1 Data Collection

The data collection methodology is designed to approximate a hardware design, similar to that shown in figure 1. In this design a controller is capable of testing the memristor at arbitrary voltages via a DAC. The resulting current is then read back using an ADC. The amount of this design that may be incorporated on-chip can be varied to design requirements. In the extreme, the whole system could be implemented on-chip. This, however, negates many of the advantages in trust and auditability offered by completing identification using trusted known hardware. In addition, the on-chip area requirements are greatly increased. At the other extreme, only the memristors need to be be implemented on-chip. For such a design a large number of terminals will be required to individually access each memristor on the chip. By doing so, the maximum level of auditability is offered and minimal area is required. A realistic design may strike a compromise where only memristors and multiplexing logic are implemented on-chip, and a trusted off-chip device completes the data collection. Such a design would require minimal trust of the chip, whilst needing only a small amount of on-chip area by reducing the number of pads necessary for interfacing.



FIGURE 1: Proposed system architecture. A memristor is swept across voltages by the controller, and (V,R) pairs obtained for generation of a ratio matrix.

The methodology was employed on 32-cell standalone memristor arrays. All cells in the array are treated equally from pristine (never previously used) to avoid incorporating any bias in the results. The cells were initially formed using the ArC One "FormFinder" tool, using a minimum voltage of 4V and a maximum of 9V with a 0.1V step, minimum pulse width of  $100\mu s$  and maximum  $1000\mu s$ 

with a 100% step, and  $1M\Omega$  resistance threshold. This gradually increases the voltage until a sub- $1M\Omega$  resistance is achieved on read, indicating the device has successfully formed a conductive filament in the memristive active layer. After this, cells are repeatedly read with sub-threshold voltage ramps over  $\pm 0.5V$  with a 0.01V step and 8ms pulse width. Each read cycle over the employed 32 cells takes approximately a minute, enabling a periodic measurement once per minute over a longer time period for averaging. The experimental setup for this process is shown in the top row of figure 2.



FIGURE 2: Characterisation experimental setup. (a) An array of standalone memristors (formed at the cross sections of the connecting wires) is probed with a probe card and individually addressed for characterisation by the (b) ArC One memristor characterisation platform. This data is then extracted as (c) I-V curves and then analysed in software to produce (d) a 2D matrix which can be plotted to visualise the magnitude of the ratio of resistances to positive compared to negative voltages.

Data are gathered for an array over longer runs with an I-V characteristic measured for each cell over a period for short-term analysis initially (for example, 18 hours) and at later intervals (days) for long-term analysis. The initial long run enables short-term changes after forming to be observed, whilst the latter runs allow the cells' states to converge to help test the long-term reliability of the response.

#### 2.3.2 Data Analysis

Analysis of the data was based on comparing the ratio of the cells' resistance to positive polaity voltages to the resistance to negative voltages. These ratios can be visualised as a 2D heat map after data collection, as shown in the bottom row of figure 2. For the purposes of producing a visualisation, the ratios were corrected according to the following formula:

$$Ratio_{vis} = \begin{cases} +\left(\frac{R_{+}}{R_{-}}-1\right) & R_{+} > R_{-} \\ -\left(\frac{R_{-}}{R_{+}}-1\right) & R_{-} > R_{+} \\ 0 & R_{+} = R_{-} \end{cases}$$
(1)

Where  $R_-$  is the resistance to the negative voltage, and  $R_+$  is the resistance to the positive voltage. Correcting the ratio in this way enables a linearly scaled heat map to clearly demonstrate the polarity and magnitude of the positive voltage resistance as compared to the negative voltage resistance.

By plotting these 2D heat maps for the cells some observations about variation and the quality of the response may be made visually. For example, for this technology a highly linear response may be indicative of a non-functional memristor. This will be visible in the visualisation as a blank or noisy plot of near-zero *Ratio<sub>vis</sub>* values. Whilst this is not a strict pass-fail test, such results may be quickly discounted as failed memristors, and are likely not to be useful as a fingerprint. Besides identifying the cells as non-functional, such cells offer little entropy for fingerprinting. Example plots demonstrating this situation have been included in the Supplementary Fig. 1-3.

In experimental data, even cells with similar resistances (as measured at +0.2V) exhibit clearly different I-V responses, resulting in dissimilar resistance ratio plots.

These resistance ratio responses also appear stable over longer time periods. Whilst there is some shift in the absolute resistance at a given test voltage, the overall visual similarity between ratio plots remains strong. This is also fundamental to fingerprinting, as the signature must remain uniquely identifiable to generate a reproducible response. Although the plots still look similar, there is a reduction in the extent of the maximum ratios. This shows a tendency for the cells to become a little more linear over time, without substantially changing the pattern of the generated response. In most cases, with the tested memristor technology, this shift is not dramatic. Small shifts may be corrected by normalising the response.

By taking the ratio matrices used to produce the 2D plots, the Euclidean distance can be found between two different responses. For this to be used as a measure of uniqueness, ie whether a cell is unique from the others, the minimum Euclidean distance, equation 2, for each cell compared to every other cell (inter-ED) was compared to the value from the same cell (intra-ED) over an ageing period. If, after settling, a cell can be uniquely identified within the set it may be considered reliable. After ageing, a reliable cell will achieve a lower Euclidean distance to its original response than to any other response in the set. In cases where this does not produce acceptable results a "fuzzy" matching algorithm may be employed. By considering all cells with a Euclidean distance from the test cell within 25% of the minimum as candidate cells, the candidate cell with the closest resistance at 0.2V to the reference can be selected as the best match.

$$ED = \sqrt{\sum_{i=1}^{m} \sum_{j=1}^{n} |a_{ij} - R_{ij}|^2}$$
(2)

Where *a* is the test response matrix of  $Ratio_{vis}$  values, and *R* is the reference cell response for comparison. The matrix dimensions in rows and columns (the number of +V and -V samples) are *m* and *n*, respectively.

#### 2.4 Results & Evaluation

Devices were fabricated with e-beam evaporation for the metals and reactive magnetron sputtering for the active layer. Negative tone lithography and lift-off have been used throughout to define all the layers. First, the 12 nm thick Pt layer (bottom electrode) is deposited with e-beam evaporation using 5 nm of Ti as adhesion layer. Afterwards, a second lithography TiO<sub>x</sub> is deposited using reactive magnetron sputtering (Leybold Vacuum HELIOS) from a metallic Ti source in an oxygen/argon plasma (8 sccm O<sub>2</sub>, 35 sccm Ar). The thickness of the active layer is 25 nm. The device is finalised with a further 15 nm Pt deposition to define the top electrode. The overlapping area defines the active device. Available device active areas range from 2 to  $60\mu m^2$ , and in this work the  $5\mu m^2$  devices were used. Devices produced using this process are typically in the  $G\Omega$  range and need to undergo an electroforming step prior to use.

The raw results for two similar cells is shown in figure 3. This shows the raw data retrieved from the cells and demonstrates the clear variation in resistance linarity for the memristor cells.



FIGURE 3: Raw V-R curves for two similar cells at coordinates 5,5 (blue) and 6,27 (orange)

As seen in the sample of plots shown in Figure 4, even cells with similar resistances (as measured at +0.2V, shown above plots) also exhibit clearly different 2D ratio responses. The figure shows the responses of four individual memristor cells from a 32-cell array when the *Ratio<sub>vis</sub>* is plotted as a heat map. The top two cells (22,22 and 20,20) and bottom two cells (17,16 and 11,11) have a particularly similar resistance but evidently different ratio plots. This demonstrates quite clearly that the cells have individual I-V signatures which can be targeted for fingerprinting.



FIGURE 4: 2D heat map of  $Ratio_{vis}$  (equation 1) for selected cells with similar resistances: (a) 22,22 (42  $k\Omega$ ), (b) 20,20 (51  $k\Omega$ ), (c) 17,16 (81  $k\Omega$ ), (d) 11,11 (98  $k\Omega$ ), measured at +0.2 V. Note individual scales.

These responses are also visually stable over longer time periods, as shown in figure 5. The figure shows that, whilst there is some shift in the absolute resistance (at 0.2*V*, shown above plots), the overall visual similarity between the plots remains strong. This is also fundamental to fingerprinting, as the signature must remain uniquely identifiable to generate a reproducible response.

Initial analysis showed that not all the cells proved to be reliable over the longer-term. The analysis revealed that, on the die characterised, 21 out of 32 cells had an inter-ED less than the minimum inter-ED for every 30-minute period in an initial 18-hour experiment. This demonstrates that, even after being left to settle and accounting for measurement noise, these devices maintain their characteristic responses and can be identified. Further, these cells remained uniquely identifiable to their original reference response and their response matrix did not become so close to another cell's such as to be confused for one another.

Further analysis was performed to identify the cells given a settling time of six days and again at thirty days. The sample of I-V characteristics at day 0 was considered the "reference" data, and data sampled at future dates were compared to this. The reliable cells found at six days were assumed as stable and further compared at thirty days. This selection method is similar to that employed in





PUFs to identify reliable bits [30]. The Euclidean distance (equation 2) was employed by calculating the distance for each cell in the new data to every cell in the reference dataset. The reference cell with the minimum Euclidean distance was chosen as the best matching cell.

After a six day settling period, 18 out of the 32 cells could be successfully matched to the correct cell in the reference sample (a 56% success rate). This compares to a an expected success rate of  $\frac{1}{32}$  (3.1%) for random chance. Further, after a thirty day settling period 21 out of the 32 cells could be successfully matched to the correct cell in the reference sample. Of the cells matched successfully in the six day sample, 16 continued to be correctly matched at thirty days, an 89% success rate. By excluding cells from the six day sample which exhibit excessive linearity (likely to be only acting as a resistor), 11 were successfully matched. Of these 11, 10 were successfully matched at thirty days. The only failed match was clearly identifiable as open circuit behaviour, suggesting its pads may not have made proper contact with the probes. After excluding cells with identifiable error states - high linearity in early testing and open circuit in identifying - 100% of cells could be identifiable after a shorter initial observation period will remain identifiable after a longer period.

By increasing the size of the sampled array, or sampling further arrays on a chip, more credibility can be lent to the fingerprinted die being the same as the reference die.

## 3 Comparison with Alternative Technologies

A comparison of this work with alternative technologies is shown in table 1.

|                                | Serial<br>Numbers                            | Watermark<br>[2]                                                 | SRAM PUF<br>[7]                                                 | Existing<br>Memristor<br>PUF [20] | Memristor<br>Finger-<br>printing |
|--------------------------------|----------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------|----------------------------------|
| Clone detection                | Y                                            | N                                                                | Y                                                               | Y                                 | Y                                |
| Overproduction protection      | N                                            | N                                                                | Y                                                               | Y                                 | Y                                |
| Clone resistance               | Write-once<br>memory<br>(poor<br>protection) | Comparing<br>watermark -<br>detects only<br>functional<br>clones | SRAM<br>physically<br>clonable,<br>PUF keys<br>may be<br>copied | No known<br>attacks               | No known<br>attacks              |
| Key generation                 | Weak                                         | N                                                                | Y                                                               | Y                                 | Y                                |
| Unique ID                      | Y                                            | N                                                                | Y                                                               | Y                                 | Y                                |
| Auditable off-chip             | N                                            | Y                                                                | Y                                                               | Y                                 | Y                                |
| Simple power<br>characteristic | N                                            | N                                                                | N                                                               | N                                 | Y                                |
| On-chip resources              | Read-only<br>memory                          | Alterations<br>to design                                         | On-chip<br>SRAM                                                 | Crossbar<br>RRAM                  | Standalone<br>RRAM               |

TABLE 1: Comparison with alternative technologies

Because the proposed methodology only depends on a single memristor being addressed at a time on a chip, and only requires the two terminals of the memristor to be powered, hardware attacks on the chip attempting to simulate the responses my be identified. By not powering the chip, except for the memristor, the only power to the chip will be the memristor itself. Any disruption in power by an attack circuit will be detectable in the I-V characteristic and will therefore be identifiable.

In an SRAM PUF a key is generated based on the uncertain initial start-up value of an SRAM memory. The value of an SRAM when power is applied is undefined and can vary between memories due to manufacturing variation. This effect has been previously exploited as a PUF but may be clonable. For example, an SRAM could be intentionally biased at manufacture to identically clone the response of a legitimate chip. Such attacks are an intrinsic issue in digital weak PUFs that rely only on a digital string being reproduced.

In comparison, the memristor-based fingerprinting technique relies not only on the state of the cell (which is analogue as opposed to a single digital value) but also on the varying analogue behaviour over a range of voltages. Taken in total, fingerprinting based on memristors' analogue responses offers a great improvement in cloning resistance from an attacker with physical access by increasing the barriers to producing a successful clone. As mentioned previously, an attempt to insert an attack to simulate a correct fingerprint response will be identifiable in the response. Because producing a

perfect clone of a memristor is difficult there is an inherent increase in difficulty for an attacker as compared to an SRAM PUF.

Most existing memristor-based PUFs depend on a large crossbar memory, or integration with CMOS components in the loop [19, 20, 21]. This leads to a higher complexity required to identify devices and therefore leaves more options for attack, as well as making identifying attacks more difficult. In comparison, this work in its simplest form requires only standalone memristors to be integrated on the chip, rather than a crossbar array. It also exploits a different source of variation in memristors by primarily relying on the I-V curve variation, rather than absolute resistances. Because of this reliance, some memristive technologies may need an adaptation of methodology or not be applicable to this type of fingerprint. The Ta/HfO<sub>2</sub> memristor used by [22], for example, exhibits a linear I-V response in the LRS.

When compared to [20], a memristive crossbar-based PUF which partly exploits voltage dependent resistance behaviour, this work offers improved auditability and general applicability to any given reasonably-reliable memristive technology.

## 4 Conclusions

This paper has outlined a methodology for fingerprinting arrays of standalone memristors, and identifying the fingerprint at later date. This research has applicability to high security applications where a very low area, low cost fingerprint is desired. These fingerprints are based on not only the resistive state of the cells, but also their analogue I-V characteristics. Because the I-V characteristics are more difficult to clone than the resistance of a memristor at a single voltage, a much greater level of protection against cloning is afforded than a static identifier simply programmed into memory. Because of this additional level of uncertainty, a much greater level of security is offered than that against other approaches, such as SRAM PUFs.

By using this methodology an array of 10 reliable memristor cells could be identified correctly as the same chip after an ageing period of 30 days under typical environmental conditions.

Further research may be conducted using this methodology to determine the resistance of the fingerprint to environmental effects (temperature variation) as well as additional ageing. Larger arrays could offer greater variation which may be used to improve the certainty of correct identification. To exploit large arrays it may be advantageous to investigate options for integrating selection logic on-chip to enable these arrays to be characterised off-chip without consuming a large number of pins or requiring microprobing equipment. In doing so, care must be taken to avoid compromising the auditability and simplicity of the approach. Additionally, since this work is based on only testing a TiO<sub>x</sub>-based memristor technology, other memristive technologies should also be assessed for potential for I-V based fingerprinting. This could include whether variability remains unique for these technologies, or whether it may be strongly dependent on resistive state.

## Acknowledgments

This work was supported by the UK Research and Innovation Centre for Doctoral Training in Machine Intelligence for Nano-electronic Devices and Systems [EP/S024298/1]. The authors also acknowledge the support of the EPSRC FORTE Programme Grant [EP/R024642/1] and the RAEng Chair in Emerging Technologies [CiET1819/2/93].

### Data availability

The datasets used and/or analysed during the current study available from the corresponding author on reasonable request.

## References

- M. Borza, "What are counterfeit chips?: Everything you need to know," Nov 2021. [Online]. Available: https://blogs.synopsys.com/from-silicon-to-software/2021/11/02/what-are-counterfeit-chips/
- [2] F. Koushanfar, I. Hong, and M. Potkonjak, "Behavioral synthesis techniques for intellectual property protection," ACM Trans. Des. Autom. Electron. Syst., vol. 10, no. 3, p. 523–545, jul 2005. [Online]. Available: https://doi.org/10.1145/1080334.1080338
- [3] E. Charbon, "Hierarchical watermarking in ic design," in *Proceedings of the IEEE 1998 Custom Integrated Circuits Conference (Cat. No.98CH36143)*, 1998, pp. 295–298.
- [4] Y. Gao, S. F. Al-Sarawi, and D. Abbott, "Physical unclonable functions," *Nature Electronics*, vol. 3, no. 2, pp. 81–91, Feb 2020. [Online]. Available: https://doi.org/10.1038/s41928-020-0372-5
- [5] Y. Yilmaz, V.-H. Do, and B. Halak, "Armor: An anti-counterfeit security mechanism for low cost radio frequency identification systems," *IEEE Transactions on Emerging Topics in Computing*, vol. 9, no. 4, pp. 2125–2138, 2021.
- [6] F. Farha, H. Ning, K. Ali, L. Chen, and C. Nugent, "Sram-puf-based entities authentication scheme for resource-constrained iot devices," *IEEE Internet of Things Journal*, vol. 8, no. 7, pp. 5904–5913, 2021.
- [7] K. Liu, Y. Min, X. Yang, H. Sun, and H. Shinohara, "A 373-f2 0.21%-native-ber ee sram physically unclonable function with 2-d power-gated bit cells and V<sub>ss</sub> bias-based dark-bit detection," *IEEE Journal of Solid-State Circuits*, vol. 55, no. 6, pp. 1719–1732, 2020.
- [8] Y. Gao, Y. Su, W. Yang, S. Chen, S. Nepal, and D. C. Ranasinghe, "Building secure sram puf key generators on resource constrained devices," in 2019 IEEE International Conference on Pervasive Computing and Communications Workshops (PerCom Workshops), 2019, pp. 912–917.
- [9] X.-Y. Wang, P.-F. Zhou, J. K. Eshraghian, C.-Y. Lin, H. H.-C. Iu, T.-C. Chang, and S.-M. Kang, "High-density memristor-cmos ternary logic family," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 68, no. 1, pp. 264–274, 2021.
- [10] F. Cai, J. M. Correll, S. H. Lee, Y. Lim, V. Bothra, Z. Zhang, M. P. Flynn, and W. D. Lu, "A fully integrated reprogrammable memristor–cmos system for efficient multiply–accumulate operations," *Nature Electronics*, vol. 2, no. 7, pp. 290–299, Jul 2019.
- [11] X. Zhang, J. Lu, Z. Wang, R. Wang, J. Wei, T. Shi, C. Dou, Z. Wu, J. Zhu, D. Shang, G. Xing, M. Chan, Q. Liu, and M. Liu, "Hybrid memristor-cmos neurons for in-situ learning in fully hardware memristive spiking neural networks," *Science Bulletin*, vol. 66, no. 16, pp. 1624–1633, 2021. [Online]. Available: https://www.sciencedirect.com/science/article/pii/ S2095927321002735

- [12] S. S. Sarwar, S. A. N. Saqueb, F. Quaiyum, and A. B. M. H.-U. Rashid, "Memristor-based non-volatile random access memory: Hybrid architecture for low power compact memory design," *IEEE Access*, vol. 1, pp. 29–34, 2013.
- [13] F. Corinto, O. V. Krulikovskyi, and S. D. Haliuk, "Memristor-based chaotic circuit for pseudorandom sequence generators," in 2016 18th Mediterranean Electrotechnical Conference (MELE-CON), 2016, pp. 1–3.
- [14] H. Jiang, D. Belkin, S. E. Savel'ev, S. Lin, Z. Wang, Y. Li, S. Joshi, R. Midya, C. Li, M. Rao, M. Barnell, Q. Wu, J. J. Yang, and Q. Xia, "A novel true random number generator based on a stochastic diffusive memristor," *Nature Communications*, vol. 8, no. 1, p. 882, Oct 2017. [Online]. Available: https://doi.org/10.1038/s41467-017-00869-x
- [15] H. Abunahla, K. Humood, A. Alazzam, and B. Mohammad, "Securemem: efficient flexible pt/go/cu memristor for true random number generation," *Flexible and Printed Electronics*, vol. 6, no. 3, p. 035004, aug 2021. [Online]. Available: https://dx.doi.org/10.1088/2058-8585/ac1501
- [16] A. Dodda, N. Trainor, J. M. Redwing, and S. Das, "All-in-one, bio-inspired, and low-power crypto engines for near-sensor security based on two-dimensional memtransistors," *Nature Communications*, vol. 13, no. 1, p. 3587, Jun 2022. [Online]. Available: https: //doi.org/10.1038/s41467-022-31148-z
- [17] M. Masoumi, "Novel hybrid cmos/memristor implementation of the aes algorithm robust against differential power analysis attack," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 67, no. 7, pp. 1314–1318, 2020.
- [18] R. A. John, N. Shah, S. K. Vishwanath, S. E. Ng, B. Febriansyah, M. Jagadeeswararao, C.-H. Chang, A. Basu, and N. Mathews, "Halide perovskite memristors as flexible and reconfigurable physical unclonable functions," *Nature Communications*, vol. 12, no. 1, p. 3681, Jun 2021. [Online]. Available: https://doi.org/10.1038/s41467-021-24057-0
- [19] A. Chen, "Utilizing the variability of resistive random access memory to implement reconfigurable physical unclonable functions," *IEEE Electron Device Letters*, vol. 36, no. 2, pp. 138–140, 2015.
- [20] H. Nili, G. C. Adam, B. Hoskins, M. Prezioso, J. Kim, M. R. Mahmoodi, F. M. Bayat, O. Kavehei, and D. B. Strukov, "Hardware-intrinsic security primitives enabled by analogue state and nonlinear conductance variations in integrated memristors," *Nature Electronics*, vol. 1, no. 3, pp. 197–202, Mar 2018. [Online]. Available: https://doi.org/10.1038/s41928-018-0039-7
- [21] S. Lv, J. Liu, and Z. Geng, "Application of memristors in hardware security: A current state-of-the-art technology," *Advanced Intelligent Systems*, vol. 3, no. 1, p. 2000127, 2021. [Online]. Available: https://onlinelibrary.wiley.com/doi/abs/10.1002/aisy.202000127
- [22] H. Jiang, C. Li, R. Zhang, P. Yan, P. Lin, Y. Li, J. J. Yang, D. Holcomb, and Q. Xia, "A provable key destruction scheme based on memristive crossbar arrays," *Nature Electronics*, vol. 1, no. 10, pp. 548–554, Oct 2018. [Online]. Available: https://doi.org/10.1038/s41928-018-0146-5
- [23] M. S. Mispan, B. Halak, and M. Zwolinski, "Nbti aging evaluation of puf-based differential architectures," in 2016 IEEE 22nd International Symposium on On-Line Testing and Robust System Design (IOLTS), 2016, pp. 103–108.
- [24] Y. S. Chen, H. Y. Lee, P. S. Chen, P. Y. Gu, C. W. Chen, W. P. Lin, W. H. Liu, Y. Y. Hsu, S. S. Sheu, P. C. Chiang, W. S. Chen, F. T. Chen, C. H. Lien, and M.-J. Tsai, "Highly scalable hafnium oxide

memory with improvements of resistive distribution and read disturb immunity," in 2009 IEEE International Electron Devices Meeting (IEDM), 2009, pp. 1–4.

- [25] F. Alonso, D. Maldonado, A. Aguilera, and J. Roldán, "Memristor variability and stochastic physical properties modeling from a multivariate time series approach," *Chaos, Solitons* & *Fractals*, vol. 143, p. 110461, 2021. [Online]. Available: https://www.sciencedirect.com/ science/article/pii/S0960077920308535
- [26] R. Berdan, A. Serb, A. Khiat, A. Regoutz, C. Papavassiliou, and T. Prodromakis, "A μ -controllerbased system for interfacing selectorless rram crossbar arrays," *IEEE Transactions on Electron Devices*, vol. 62, no. 7, pp. 2190–2196, 2015.
- [27] P. Foster, J. Huang, A. Serb, S. Stathopoulos, C. Papavassiliou, and T. Prodromakis, "An fpga-based system for generalised electron devices testing," *Scientific Reports*, vol. 12, no. 1, p. 13912, Aug 2022. [Online]. Available: https://doi.org/10.1038/s41598-022-18100-3
- [28] S. Maheshwari, S. Stathopoulos, J. Wang, A. Serb, Y. Pan, A. Mifsud, L. B. Leene, J. Shen, C. Papavassiliou, T. G. Constandinou, and T. Prodromakis, "Design flow for hybrid cmos/memristor systems—part i: Modeling and verification steps," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 68, no. 12, pp. 4862–4875, 2021.
- [29] —, "Design flow for hybrid cmos/memristor systems—part ii: Circuit schematics and layout," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 68, no. 12, pp. 4876–4888, 2021.
- [30] K. Xiao, M. T. Rahman, D. Forte, Y. Huang, M. Su, and M. Tehranipoor, "Bit selection algorithm suitable for high-volume production of sram-puf," in 2014 IEEE International Symposium on Hardware-Oriented Security and Trust (HOST), 2014, pp. 101–106.